Yamaha Clavinova CVP-505 Service Manual

February 17, 2017 | Author: MichaelK | Category: N/A
Share Embed Donate


Short Description

Download Yamaha Clavinova CVP-505 Service Manual...

Description

CVP-505/CVP-505PE/CVP-505PM SERVICE MANUAL

● CVP-505

● CVP-505PE

● CVP-505PM

CONTENTS(目次) SPECIFICATIONS(総合仕様)............................... 4/7 PANEL LAYOUT(パネルレイアウト)..................... 10 DISASSEMBLY PROCEDURE(分解手順)............. 14 LSI PIN DESCRIPTION(LSI 端子機能表).............. 38 IC BLOCK DIAGRAM(IC ブロック図)................... 50 CIRCUIT BOARDS(シート基板図)........................ 54 TEST PROGRAM(テストプログラム).............. 76/84 INITIAL SETTING(出荷時の設定)..................... 83/91 DATA BACKUP(データのバックアップ)............ 92/95 VERSION UPGRADE(バージョンアップ)..... 98/101 CHANGING THE DISPLAY LANGUAGE (画面に表示される言語を切り替える).................. 104

SYSTEM BOOTING FLOWCHART (起動フローチャート)..................................... 105/107 MIDI IMPLEMENTATION CHART .......................... 109 MIDI DATA FORMAT .............................................. 110 PARTS LIST BLOCK DIAGRAM(ブロックダイアグラム) CIRCUIT BOARD LAYOUT & WIRING (ユニットレイアウト & 結線図) OVERALL CIRCUIT DIAGRAM(総回路図)

CL 001836 CVP-505 20091015-472500 CVP-505PE 20091115-525000

HAMAMATSU, JAPAN Copyright (c) Yamaha Corporation. All rights reserved. PDF

’09.11

CVP-505/CVP-505PE/CVP-505PM

IMPORTANT NOTICE This manual has been provided for the use of authorized Yamaha Retailers and their service personnel. It has been assumed that basic service procedures inherent to the industry, and more specifically Yamaha Products, are already known and understood by the users, and have therefore not been restated.

WARNING :

Failure to follow appropriate service and safety procedures when servicing this product may result in personal injury, destruction of expensive components and failure of the product to perform as specified. For these reasons, we advise all Yamaha product owners that all service required should be performed by an authorized Yamaha Retailer or the appointed service representative.

IMPORTANT :

This presentation or sale of this manual to any individual or firm does not constitute authorization certification, recognition of any applicable technical capabilities, or establish a principal-agent relationship of any form.

The data provided is belived to be accurate and applicable to the unit(s) indicated on the cover. The research engineering, and service departments of Yamaha are continually striving to improve Yamaha products. Modifications are, therefore, inevitable and changes in specification are subject to change without notice or obligation to retrofit. Should any discrepancy appear to exist, please contact the distributor’s Service Division.

WARNING :

Static discharges can destroy expensive components. Discharge any static electricity your body may have accumulated by grounding yourself to the ground bus in the unit (heavy gauge black wires connect to this bus.)

IMPORTANT :

Turn the unit OFF during disassembly and parts replacement. Recheck all work before you apply power to the unit.

WARNING: This product contains chemicals known to the State of California to cause cancer, or birth defects or other reproductive harm. DO NOT PLACE SOLDER, ELECTRICAL/ELECTRONIC OR PLASTIC COMPONENTS IN YOUR MOUTH FOR ANY REASON WHAT SO EVER! Avoid prolonged, unprotected contact between solder and your skin! When soldering, do not inhale solder fumes or expose eyes to solder/ flux vapor! If you come in contact with solder or components located inside the enclosure of this product, wash your hands before handling food.

IMPORTANT NOTICE FOR THE UNITED KINGDOM Connecting the Plug and Cord IMPORTANT. The wires in this mains lead are coloured in accordance with the following code: BLUE : NEUTRAL BROWN : LIVE As the colours of the wires in the mains lead of this apparatus may not correspond with the coloured markings identifying the terminals in your plug proceed as follows: The wire which is coloured BLUE must be connected to the terminal which is marked with the letter N or coloured BLACK. The wire which is coloured BROWN must be connected to the terminal which is marked with the letter L or coloured RED. Making sure that neither core is connected to the earth terminal of the three pin plug. • This applies only to products distributed by Yamaha Music (U.K.) Ltd.

(2 wires)

WARNING Components having special characteristics are marked originally installed.

and must be replaced with parts having specification equal to those

印の部品は、安全を維持するために重要な部品です。交換する場合は、安全のために必ず指定の部品をご使用ください。

2

CVP-505/CVP-505PE/CVP-505PM

SAVING DATA Saving and backing up your data The data of the types listed below are lost when you turn off the power to the instrument. Save the data to the USER tab display, USB storage device (USB flash memory/floppy disk, etc). Be sure to perform it • Recorded/Edited Songs

• Created/Edited Styles • Edited Voices • Memorized One Touch Settings • Edited MIDI settings Moreover, the above-mentioned data can be saved all at once. Data in the USER tab display may be lost due to malfunction or incorrect operation. Save important data to a USB storage device (USB flash memory/floppy disk, etc). (For the details, refer to page 92.)

データの保存 作成したデータの保存とバックアップ 下記のデータは、保存前に電源を切ると消えてしまい ます。 保存しておきたいデータは「ユーザー」画面や、USB 記憶装置(USB フラッシュメモリー / フロッピーディス 必ず実行 クなど ) に保存してください。 ・録音 / 編集したソング ・スタイル制作で制作 / 編集したスタイル ・ボイス編集で編集したボイス ・設定を登録したワンタッチセッティング ・MIDI 設定編集で編集した MIDI 設定 また、上記データは一括で保存することができます。 「ユーザー」画面に保存したデータは故障や誤操作な どのために失われることがあります。大切なデータは、 USB 記憶装置(USB フラッシュメモリー / フロッピー ディスクなど ) に保存してください。 (詳細は、95 ペー ジを参照してください。)

3

CVP-505/CVP-505PE/CVP-505PM

SPECIFICATIONS

Size/Weight

Width [in the case of a model with a polished finish] Height Without Music Rest [in the case of a model with a With Music Rest polished finish] Depth [in the case of a model with a polished finish]

Control Interface

Voices

Panel Key Cover Music Rest Music Clips Tone Generation

Polyphony

4

With Music Rest

Weight [in the case of a model with a polished finish] Keyboard Number of Keys Type Touch Sensitivity Pedal Number of Pedals Half Pedal Functions Display

Cabinet

Without Music Rest

Type Size Contrast Score Display Function Lyrics Display Function Text Viewer Function Wallpaper Customization Language Language

Tone Generating Technology Pure CF Sampling Number of Dynamic Levels Stereo Sustain Samples Key-off Samples String Resonance Number of Polyphony (Max.)

1430 mm (56-5/16") [1430 mm (56-5/16")] 868 mm (34-3/16") [871 mm (34-5/16")] 1025 mm (40-3/8") [1027 mm (40-7/16")] 611 mm (24-1/16") [611 mm (24-1/16")] 609 mm (24") [609 mm (24")] 76 kg (167 lbs., 9 oz.) [78 kg (171 lbs., 15 oz.)] 88 Graded Hammer 3 (GH3) Keyboard with Synthetic Ivory Keytops Hard2/Hard1/Normal/Soft1/Soft2 3 Yes Volume, Sustain, Sostenuto, Soft, Glide, Song Play/Pause, Style Start/Stop, etc. Super Articulation 1 Voices TFT Color QVGA LCD 320 x 240 dots Yes Yes Yes English, Japanese, German, French, Spanish, Italian English Folding Yes Yes AWM Dynamic Stereo Sampling Yes 4 Yes Yes 128

CVP-505/CVP-505PE/CVP-505PM

Voices

Preset

Custom Compatibility

Effects

Types

Part

Accompany Style Related Accompaniment Preset Styles

Custom Other Features

Songs

Preset Recording

Compatible Data Format

Number of Voices

Super Articulation 2 Voices Super Articulation 1 Voices Mega Voices Natural! Voices Sweet! Voices Cool! Voices Live! Voices Organ Flutes! Voice Set XG XF GS (For Song Playback) GM GM2 VH AEM Reverb Chorus Mono/Poly DSP iAFC Master Compressor Master EQ Part EQ Dual/Layers (Right Parts 1, 2) Split (Right + Left Parts) Vocal Harmony Number of Preset Styles Pro Styles Session Styles Free Play Styles Pianist Styles File Format Fingering Style Control Style Creator Music Finder (Max.) One Touch Setting (OTS) Number of Preset Songs Number of Tracks Data Capacity Recording Function Playback Recording

689 + 480 XG + 23 Drum/SFX Kits + GM2 (+ GS Voices for GS Song playback) 38 18 22 24 46 29 10 Yes Yes Yes Yes Yes Yes Yes 42 Preset + 3 User 71 Preset + 3 User Yes DSP 1: 271 Preset + 3 User, DSP 2-4: 130 Preset + 10 User 5 Preset + 2 User 27 Parts Yes Yes 60 Preset + 10 User 362 294 30 2 36 Style File Format GE (Guitar Edition) Single Finger, Fingered, Fingered On Bass, Multi Finger, AI Fingered, Full Keyboard, AI Full Keyboard INTRO x 3, MAIN VARIATION x 4, FILL x 4, BREAK, ENDING x 3 Yes 2,500 Records 4 for each Style 120 16 300 KB Quick Recording, Multi Recording, Step Recording SMF (Format 0 & 1), ESEQ, XF SMF (Format 0)

5

CVP-505/CVP-505PE/CVP-505PM

Functions

Registration Memory Lesson/Guide

Demo USB Audio Overall Controls

Miscellaneous Storage and Storage Connectivity Connectivity

Number of Buttons Control Lesson/Guide Guide Lamp Performance Assistant Demo Playback Recording Metronome Tempo Range Transpose Tuning Scale Type PIANO RESET Button Direct Access Internal Memory External Drives (Optional) Headphones Microphone MIDI AUX IN AUX OUT AUX Pedal VIDEO OUT RGB OUT USB TO DEVICE USB TO HOST LAN

Amplifiers Amplifiers and Speakers Speakers Accessories

8 Regist. Sequence, Freeze Follow Lights, Any Key, Karao-Key, Vocal CueTIME Yes Yes Yes .wav..mp3 .wav Bell on/off, Human Voices (5 Languages) 5 - 500, Tap Tempo -12 - 0 - +12 414.8 - 440 - 466.8 Hz 9 Yes Yes about 2.4 MB USB Storage Devices (USB Flash Memory, etc.), Floppy Disk Drive x2 Input Volume, Mic./Line In In/Out/Thru L/L+R, R L/L+R, R Yes Yes x2 Yes Yes 40 W x 2 (16 cm + 5 cm) x 2 • Accessory CD-ROM for Windows • Owner’s Manual • Data List, Accessory CD-ROM for Windows Installation Guide • “50 greats for the Piano” Music Book • My Yamaha Product User Registration *The PRODUCT ID on the sheet will be needed when you fill out the User Registration form.

Optional Headphones Accessories Floppy Disk Drive Footswitches Foot controller Service Internet Direct Connection

6

The following item may be included or optional, depending on your locale: • Bench HPE-160 UD-FD01 FC4/FC5 FC7 Yes

CVP-505/CVP-505PE/CVP-505PM

総合仕様

サイズ / 重量 幅 ( ) 内はつや出し仕上げのモデルの場合 高さ 譜面立てを倒した場合 ( ) 内はつや出し 仕上げのモデル 譜面立てを立てた場合 の場合 奥行き ( ) 内はつや出し 仕上げのモデル の場合

操作子

ディスプレイ

音源 / 音色

譜面立てを立てた場合

質量 ( ) 内はつや出し仕上げのモデルの場合 鍵盤 鍵盤数 鍵盤種

ペダル

本体

譜面立てを倒した場合

パネル 鍵盤蓋 譜面立て 譜面止め 音源

発音数 プリセット

タッチ感度 ペダル数 ハーフペダル ペダル機能

タイプ サイズ コントラスト 譜面表示 歌詞表示 テキスト表示 液晶画面背景変更 言語 言語

音源方式 ピュア CF サンプリング ダイナミックステレオ サンプリング サステインサンプリング キーオフサンプリング ストリングレゾナンス 最大同時発音数 音色数 スーパーアーティキュ レーション 2 ボイス スーパーアーティキュ レーション 1 ボイス メガボイス ナチュラルボイス スイートボイス クールボイス ライブボイス オルガンフルート

1430mm (1430mm) 868mm (871mm) 1025mm (1027mm) 611mm (611mm) 609mm (609mm) 76kg (78kg) 88 グレードハンマー 3 ( GH3) 鍵盤 象牙調仕上げ ハード 2/ ハード 1/ ノーマル / ソフト 1/ ソフト 2 3 ○ ボリューム、サステイン、ソステヌート、ソフト、グライド、 ソングスタート / 一時停止、スタイルスタート / ストップ、その他 スーパーアーティキュレーション 1 ボイス TFT カラー QVGA LCD 320 × 240 ドット ー ○ ○ ○ ー 6 言語(日・英・独・仏・西・伊) 日 パネル一体型回転式 ○ ○ AWM ダイナミックステレオサンプリング ○ 4 ○ ○ ー 128 689 + 480 XG + 23 ドラム /SFX キット+ GM2 ( + GS ソング再生用 ) ー 38 18 22 24 46 29 10

7

CVP-505/CVP-505PE/CVP-505PM

音源 / 音色

○ ○ ○ ○ ○ ○ ○ ー 効果 42 プリセット+ 3 ユーザー 71 プリセット+ 3 ユーザー ○ DSP 1: 271 プリセット+ 3 ユーザー、 DSP 2 ∼ 4: 130 プリセット+ 10 ユーザー iAFC ー マスターコンプレッサー ー マスター EQ 5 プリセット+ 2 ユーザー パート EQ 27 パート 鍵盤パート デュアル(右手パート 1、2) ○ スプリット(右手+左手パート) ○ 自動演奏関連 ボーカルハーモニー 60 プリセット+ 10 ユーザー 伴奏スタイル プリセット プリセットスタイル数 362 プロスタイル 294 セッションスタイル 30 フリープレイスタイル 2 ピアニストスタイル 36 ファイルフォーマット スタイルファイルフォーマット GE(ギターエディション) フィンガリング シングルフィンガー、フィンガード、フィンガードオンベース、 マルチフィンガー、AI フィンガード、フルキーボード、AI フルキーボード スタイルコントロール イントロ× 3、メイン× 4、フィル× 4、ブレイク、エンディング× 3 カスタマイズ スタイルクリエーター ○ その他特長 ミュージックファインダー 2,500 (内蔵を含む最大レコード数) OTS 各スタイルに 4 種類 (ワンタッチセッティング) ソング録音 プリセット 内蔵曲数 122 再生 録音 録音トラック数 16 データ容量 300KB 録音機能 クイック録音 / 多重録音 / ステップ録音 互換性 再生フォーマット SMF(Format 0 & 1) 、ESEQ、XF 録音フォーマット SMF(Format 0) ファンク レジストレー ボタン数 8 ション ションメモリー コントロール レジストシーケンス、フリーズ レッスン / ガイド フォローライツ、エニーキー、カラオキー、ボーカルキュータイム ガイドランプ ○ パフォーマンスアシスタント ○ デモ デモ ○ USB オーディオ 再生 .wav .mp3 録音 .wav

8

カスタマイズ ボイス編集 音源フォーマット XG XF GS(再生専用) GM GM2 VH AEM タイプ リバーブ コーラス モノ / ポリ DSP

CVP-505/CVP-505PE/CVP-505PM

ファンク ション

全体設定

その他 メモリー / 接続端子

メモリー 接続端子

アンプ / ス ピーカー

メトロノーム テンポ トランスポーズ チューニング スケール ピアノリセットボタン ダイレクトアクセス 内蔵メモリー 外付けドライブ(別売) ヘッドフォン マイク MIDI AUX IN AUX OUT AUX Pedal VIDEO OUT RGB OUT USB TO DEVICE USB TO HOST LAN

アンプ出力 スピーカー

定格電源 消費電力 付属品

別売品

サービス

ヘッドフォン フロッピーディスクドライブ フットスイッチ フットコントローラー インターネットダイレクトコネクション

ベルオン / オフ、ヒューマンボイス(5 言語) 5 ∼ 500、タップ − 12 ∼ 0 ∼+ 12 414.8 ∼ 440 ∼ 466.8 Hz 9 ○ ○ 約 2.4MB USB 記憶装置(USB フラッシュメモリーなど)、フロッピーディスクドライブ ×2 マイク / ライン入力、インプットボリューム In/Out/Thru L/L + R、R L/L + R、R ○ ○ ー ×2 ○ ○ 40W × 2 (16cm + 5cm)× 2 AC100V 50/60Hz 65W イス(高さ調節付き)、ヘッドフォン、取扱説明書、 データリスト、アクセサリー CD-ROM、 アクセサリー CD-ROM for Windows インストールガイド、 保証書、ヤマハオンラインメンバー製品ユーザー登録のご案内 HPE-160 UD-FD01 FC4/FC5 FC7 ○

9

CVP-505/CVP-505PE/CVP-505PM

PANEL LAYOUT(パネルレイアウト) ※掲載したパネル図は海外用です。 (英語表記)  国内用パネルは、日本語表記となります。

A

A-1 B-1 C0 D0 E0 F0 G0 A0 B0 C1 D1 E1 F1 G1 A1 B1 C2 D2 E2 F2 G2 A2 B2 C3 D3 E3 F3 G3 A3

A' q w e r

Power switch [ ] [USB TO DEVICE] terminal [MASTER VOLUME] dial [DEMO] button

METRONOME t [ON/OFF] button TRANSPOSE y [ - ] [ + ] buttons TEMPO u [TAP TEMPO] button i [ - ] [ + ] buttons STYLE CONTROL o STYLE category selection buttons !0 [ACMP ON / OFF] button !1 [AUTO FILL IN] button !2 INTRO [Ι] / [ΙΙ] / [ΙΙΙ] buttons !3 MAIN VARIATION [A] / [B] / [C] / [D] buttons !4 [BREAK] button !5 ENDING/rit. [Ι] / [ΙΙ] / [ΙΙΙ] buttons !6 [SYNC STOP] button !7 [SYNC START] button !8 [START/STOP] button !9 [MUSIC FINDER] button @0 [A]–[J] buttons @1 [DIRECT ACCESS] button

10

q 電源 [ ] w [USB TO DEVICE] (ユーエスビートゥーデバイス)端子 e [ 音量 ] r [ デモ ] メトロノーム t [ オン / オフ ] トランスポーズ y [-][+] テンポ u [ タップ ] i [-][+] スタイルコントロール o スタイルボタン !0 [ スタイル オン / オフ ] !1 [ フィルイン オン / オフ ] !2 イントロ [Ι]/[ΙΙ]/[ΙΙΙ] !3 メイン [A]/[B]/[C]/[D] !4 [ ブレイク ] !5 エンディング /rit. [Ι]/[ΙΙ]/[ΙΙΙ] !6 [ シンクロストップ ] !7 [ シンクロスタート ] !8 [ スタート / ストップ ] !9 [ ミュージック ファインダー ] @0 [A] ∼ [J] @1 [ ダイレクトアクセス ]

CVP-505/CVP-505PE/CVP-505PM

A

B3 C4 D4 E4 F4 G4 A4 B4 C5 D5 E5 F5 G5 A5 B5 C6 D6 E6 F6 G6 A6 B6 C7

A' @2 @3 @4 @5 @6 @7 @8 @9 #0

[MIXING CONSOLE] button [CHANNEL ON/OFF] button [1 ]–[8 ] buttons ] buttons TAB [ ][ [EXIT] button [DATA ENTRY] dial [ENTER] button [USB] button [FUNCTION] button

@2 @3 @4 @5 @6 @7 @8 @9 #0

[ ミキサー ] [ チャンネルオン / オフ ] [1 ] ∼ [8 ] タブ切替 [ ][ ] [ 戻る ] [ データダイアル ] [ エンター ] [USB](ユーエスビー) [ ファンクション ]

PART ON/OFF #1 [RIGHT1] button #2 [RIGHT2] button

鍵盤パート オン / オフ #1 [ 右手 1] #2 [ 右手 2]

#3 [LEFT] button #4 [INTERNET] button

#3 [ 左手 ] #4 [ インターネット ]

SONG CONTROL #5 [SONG SELECT] button #6 [REC] button #7 [STOP] button #8 [PLAY / PAUSE] button #9 [REW] / [FF] buttons $0 [EXTRA TRACKS] button $1 [TRACK 2 (L)] button $2 [TRACK 1 (R)] button $3 [SCORE] button $4 [LYRICS/TEXT] button $5 [GUIDE] button $6 [REPEAT] button

ソングコントロール #5 [ ソング選択 ] #6 [ 録音 ] #7 [ ストップ ] #8 [ スタート / 一時停止 ] #9 [ 巻き戻し ]/[ 早送り ] $0 [ その他トラック ( スタイル )] $1 [ トラック 2( 左手 )] $2 [ トラック 1( 右手 )] $3 [ 譜面 ] $4 [ 歌詞 / テキスト ] $5 [ ガイド ] $6 [ くり返し ]

11

CVP-505/CVP-505PE/CVP-505PM

12

PIANO Setting $7 [PIANO RESET] button

ピアノ設定 $7 [ ピアノリセット ]

REGISTRATION MEMORY $8 REGIST BANK [–] [+] buttons $9 [MEMORY] button %0 [1]–[8] buttons

レジストレーションメモリー $8 レジストレーションバンク [‒][+] $9 [ メモリー ] %0 [1] ∼ [8]

VOICE CONTROL %1 VOICE category selection buttons %2 [VOICE EFFECT] button

ボイスコントロール %1 ボイスボタン %2 [ ボイスエフェクト ]

ONE TOUCH SETTING %3 [1]–[4] buttons %4 [OTS LINK] button

ワンタッチセッティング (OTS) %3 [1] ∼ [4] %4 [OTS リンク ]

%5 Drum Kit icons

%5 ドラムキットアイコン

%6 Keyboard guide lamps %7 Mic signal/over lamps

%6 鍵盤ガイドランプ %7 マイクシグナル / オーバーランプ

Pedals %8 Left pedal %9 Sostenuto pedal ^0 Damper pedal

ペダル %8 レフトペダル %9 ソステヌートペダル ^0 ダンパーペダル

CVP-505/CVP-505PE/CVP-505PM

Keyboard guide lamps (鍵盤ガイドランプ) INPUT VOLUME MIN

MIC. LINE IN

MIC. LINE

Power switch (電源)

PHONES

MAX

Pedals (ペダル)

q [PHONES] jacks w • [MIC./LINE IN] jack • [INPUT VOLUME] dial

q [PHONES](フォーンズ)端子 w • [MIC./LINE IN](マイク/ラインイン)端子 • [INPUT VOLUME](インプットボリューム)ダイアル

Keyboard guide lamps (鍵盤ガイドランプ) Power switch (電源)

Pedals (ペダル)

e r t y u i o !0

[AUX OUT] jacks [AUX IN] jacks [VIDEO OUT] terminal [AUX PEDAL] jack [MIDI] terminals [USB TO HOST] terminal [USB TO DEVICE] terminal [LAN] port

e [AUX OUT](エーユーエックスアウト)端子 r [AUX IN](エーユーエックスイン)端子 t [VIDEO OUT](ビデオアウト)端子 y [AUX PEDAL](エーユーエックスペダル)端子 u [MIDI](ミディ)端子 i [USB TO HOST](ユーエスビートゥーホスト)端子 o [USB TO DEVICE] (ユーエスビートゥーデバイス)端子 !0 [LAN](ラン)端子

13

CVP-505/CVP-505PE/CVP-505PM

DISASSEMBLY PROCEDURE(分解手順) Caution:

注意事項 :

1. Be sure to attach the removed filament tape just as it was before removal.

1. フィラメントテープは、取り外す前と同じように取り付け てください。 2. フラットケーブルの表・裏を逆に差し込まないように注意 して取り付けてください。(図 A)

2. Pay attention not to insert and install the cable to the connector inversely. (Fig. A)

Front Side (Printed Side)(表面(印刷面))

Back Side(裏面)

Photo A(写真A)

1.

1.

Headphone Hanger (Time required : About 1 minute) Remove the two (2) screws marked [17b]. The headphone hanger can then be removed. (Fig. 1)

ヘッドホンハンガー(所要時間:約 1 分) [17b]のネジ 2 本を外し、ヘッドホンハンガーを 外します。(図 1)

HEADPHONE HANGER(ヘッドホンハンガー) MIC-HPJ UNIT(MIC-HPJユニット) [17b]

[77] [17b]: TRUSS HEAD SCREW(小ネジ+TRUS)4.0x10 MFZN2B3 (WF00080R) [77]: BIND HEAD TAPPING SCREW-1(TP#1+BIND)3.5x14 MFZN2B3 (WE97100R) Fig. 1(図1)

2.

MIC-HPJ Unit, MIC and HP Circuit Boards

(Time required : About 3 minutes each) 2-1. Remove the four (4) screws marked [77]. The MICHPJ unit can then be removed. (Fig. 1) 2-2. MIC Circuit Board 2-2-1. Remove the INPUT VOLUME knob, the hexagonal nut marked [N1] and the washer marked [W1]. (Fig. 2-2) 2-2-2. Remove the hexagonal nut marked [40A] and the washer marked [50A]. The MIC circuit board can then be removed. (Fig. 2-1) *

2-3.

14

When installing the INPUT VOLUME knob, set it to the VOL. MIN position, that is, align the bar on the knob with the point on the case as shown in the figure. (Fig. 2-1)

HP Circuit Board Remove the two (2) hexagonal nuts marked [40B] and the two (2) washers marked [50B]. The HP circuit board can then be removed. (Fig. 2-1)

2.

MIC-HPJ ユニット、MIC シート、HP シート

(所要時間:各約 3 分) 2-1. [77]のネジ 4 本を外し、MIC-HPJ ユニットを外 します。 (図 1) 2-2. MIC シート 2-2-1. INPUT VOLUME のツマミと[N1]の六角ナット 1 個、 [W1]のワッシャー 1 個を外します。 (図 2-2) 2-2-2.[40A]の特殊ナット 1 個、[50A]のワッシャー 1 個を外し、MIC シートを外します。 (図 2-1) ※

ツ マ ミ(INPUT VOLUME) を 取 り 付 け る 際 は、VOL. MIN の状態でツマミのバーとケースのポイントが合うよ うに取り付けます。(図 2-1)

2-3. HP シート [40B]の特殊ナット 2 個と[50B]のワッシャー 2 個を外し、HP シートを外します。 (図 2-1)

CVP-505/CVP-505PE/CVP-505PM

● MIC-HPJ Unit(MIC-HPJ ユニット)





HP

KNOB (ツマミ)

[50B]

[50B]

KNOB (ツマミ)

MIC [40A]

[50A]

[40B] [N1]

[40A], [40B]: HEXAGONAL NUT(特殊ナット) M12.0x14x2 P=1.0 (WF55990R) [50A], [50B]: WASHER(ワッシャー)(VJ86940R)

[N1]: HEXAGONAL NUT (六角ナット) [W1]: WASHER (ワッシャー)

Fig. 2-1(図2-1)

3. 3-1. 3-2.

Music Rest Assembly (Time required : About 1 minute) Remove the two (2) each screws marked [13] on the right and left. (Fig. 3) Horizontalize and tilt the music rest assembly as shown in Photo 1 to remove it.



[W1]

Fig. 2-2(図2-2)

3.

譜面板 Ass'y(所要時間:約 1 分) 3-1. [13]のネジを左右 2 本ずつ外します。 (図 3) 3-2. 写真 1 のように、譜面板 Ass'y を水平に倒し斜め にすると、取り外す事ができます。

MUSIC REST ASSEMBLY (譜面板Ass’y)

MUSIC REST ASSEMBLY(譜面板Ass’y)

[13] [13]: BIND HEAD TAPPING SCREW-1(TP#1+BIND) 3.5x16 MFZN2B3 (WE95510R)

Photo 1(写真1)

Fig. 3(図3)

4. 4-1. 4-2.

Top Board Assembly (Time required : About 1 minute) Open the key cover a little so that the screws marked [80A] can be seen. Remove the screw marked [80A] from both sides of the assembly. Move the top board assembly rearward, and it can then be removed by lifting up. (Fig. 4)

4. 屋根 Ass'y(所要時間:約 1 分) 4-1. [80A]のネジが見えるように、回転蓋を少し開け ます。 4-2. [80A]のネジを左右外し、屋根 Ass'y を後方へず らした後、持ち上げて外します。(図 4)

15

CVP-505/CVP-505PE/CVP-505PM

TOP BOARD ASSEMBLY (屋根Ass’y)

TOP BOARD ASSEMBLY (屋根Ass’y) [80A]

[80A]

KEY COVER(回転蓋)

[80A]: CAP SCREW(小ネジ+ CUP) 3.0x8 MFZN2B3 (WE99780R) Fig. 4(図4)

5.

5-1. 5-2.

Fig. 4-1(図4-1)

5.

Circuit Boards and Assembles (Main Unit Section) (Time required: About 5 minutes each) Remove the top board assembly. (See procedure 4) Slide the key cover rearward, remove its guide pin of the key cover back assembly from the opening for the arm. Then the key cover back assembly can be opened. (Fig. 5)

GUIDE PIN KEY COVER BACK ASSEMBLY (ガイドピン) (回転蓋(後)Ass’y)

KEY COVER BACK ASSEMBLY (回転蓋(後)Ass’y)

Fig. 5(図5)

16

基板とアッセンブリ(メインユニット部)

(所要時間:各約 5 分) 5-1. 屋根 Ass'y を外します。 (4 項参照) 5-2. 回転蓋を後方へスライドし、回転蓋(後)Ass'y のガイドピンを腕木の抜き口から出して、回転蓋 (後)Ass'y を開けます。 (図 5)

ARM Opening for the arm (抜け口) (腕木)

CVP-505/CVP-505PE/CVP-505PM

5-3.

Each circuit board and assembly can be removed by removing its fixing screws as listed below.

Circuit board and Assembly

5-3. 次のネジを外すことにより、基板・アッセンブリ を外すことができます。

Ref. No.

Screw

QTY Fig.

PK CONNECTOR(PK コネクタ) 70A

BIND HEAD TAPPING SCREW-1 (TP#1+BIND) 3.5X11 MFZN2W3 (WF831100)

2

6

PJK

23c

BIND HEAD TAPPING SCREW-B (B タイト +BIND) 3.0X8 MFZN2B3 (WE774400)

2

6

DMH

76A

BIND HEAD TAPPING SCREW-B (B タイト +BIND) 3.0X8 MFZN2W3 (WE774301)

8

6

JACK ASSEMBLY(ジャック Ass'y) 70B

BIND HEAD TAPPING SCREW-1 (TP#1+BIND) 3.5X11 MFZN2W3 (WF831100)

4

6

MA COVER ASSEMBLY 109A (MA カバー Ass'y)(U model only)

BIND HEAD TAPPING SCREW-1 (TP#1+BIND) 3.5X11 MFZN2W3 (WF831100)

2

6

MA80S ASSEMBLY

70C

BIND HEAD TAPPING SCREW-1 (TP#1+BIND) 3.5X11 MFZN2W3 (WF831100)

2

6

FU COVER(FU カバー) (U model only)

109B

BIND HEAD TAPPING SCREW-1 (TP#1+BIND) 3.5X11 MFZN2W3 (WF831100)

2

6

FU80 ASSEMBLY

70D

BIND HEAD TAPPING SCREW-1 (TP#1+BIND) 3.5X11 MFZN2W3 (WF831100)

2

6

79

BIND HEAD TAPPING SCREW-1 (TP#1+BIND) 3.5X20 MFZN2W3 (WE97150R)

4

6

78

BIND HEAD SCREW ( 小ネジ +BIND) 4.0X12 MFZN2W3 (WE968400)

4

6

NET1 POWER TRANSFORMER (電源トランス)

MA80S ASSEMBLY [70C] (MA80S Ass’y) [70C]

L

FU80 ASSEMBLY (FU80 Ass’y)

PK CONNECTOR

DIP switch

J model

U, E, B, K, Y, O models

SW5: ON

OFF

[70D]

PJK

[70A]

*: U model only(U仕向のみ)

SW5: OFF

ON

OFF

SW5

ON SW5 [23c]

JACK ASSEMBLY y) [70B] x 4 (ジャックAss’

[76A]



[70A]

MA COVER ASSEMBLY (MAカバーAss’ y)



[76A]

[109A]

[76A]

POWER TRANSFORMER (電源トランス) [109B] x 2 * * FU COVER [78] x 4 (FUカバー)

DMH

[76A]

[79]

NET1

[79]

Fig. 6(図 6)

17

CVP-505/CVP-505PE/CVP-505PM

DMH circuit board has internal DIP switch for switching the display in Japanese or in English (SW5).

DMH シート内には、日本語と英語の表示切替え用(SW5)のディッ プスイッチがあります。 ディップスイッチ(SW5)

DIP switch (SW5)

LCD display language

ON

OFF

Japanese

English

VIDEO OUT

LCD 表示言語

NTSC/(PAL) For Japan

For other than Japan

Access home page to

Server in Japan

Server in U.S.A.

6-5.

NTSC/(PAL)

デモ曲 ホームページのアクセス先

* See page 56.

6-1. 6-2. 6-3. 6-4.

OFF 英語

VIDEO OUT

Demonstration music

6.

ON 日本語

日本向け

海外向け

日本のサーバー

米国のサーバー

※ 56 ページ参照

6.

AJACK and DJACK Circuit Boards (Time required : About 10 minutes each) Remove the top board assembly. (See procedure 4) Open the key cover back assembly. (See procedure 5-2) Remove the jack assembly. (See procedure 5-3) DJACK Circuit Board Remove the two (2) screws marked [7A], the four (4) screws marked [4A], the screw marked [8A], the hexagonal nut marked [6A] and the washer marked [5A]. The DJACK circuit board can then be removed. (Fig. 7) AJACK Circuit Board Remove the two (2) screws marked [7B], the four (4) hexagonal nuts marked [6B] and the four (4) washers marked [5B]. The AJACK circuit board can then be removed. (Fig. 7)

6-1. 6-2. 6-3. 6-4.

6-5.

AJACK シート、DJACK シート (所要時間:各約 10 分) 屋根 Ass'y を外します。 (4 項参照) 回転蓋(後)Ass'y を開けます。 (5-2 項参照) ジャック Ass'y を外します。 (5-3 項参照) DJACK シート [7A]のネジ 2 本、 [4A]のネジ 4 本、 [8A]のネ ジ 1 本、 [6A]の特殊ナット 1 個、 [5A]のワッシャー 1 個を外し、DJACK シートを外します。 (図 7) AJACK シート [7B]のネジ 2 本、 [6B]の特殊ナット 4 個、 [5B] のワッシャー 4 個を外し、AJACK シートを外しま す。(図 7)

● Jack Assembly [7A] x 2

[6A], [5A]

[4A]

DJACK

[8A]

[4A]

DJACK AJACK

[7B] x 2 [4A], [4B]: [5A], [5B]: [6A], [6B]: [7A], [7B]: [8A]:

[6B], [5B]

BIND HEAD TAPPING SCREW-B(Bタイト+BIND)3.0x8 MFZN2B3 (WE774400) WASHER(ワッシャー)(VJ86940R) HEXAGONAL NUT(特殊ナット)M12.0x14x2 P=1.0 (WF55990R) BIND HEAD TAPPING SCREW-B(Bタイト+BIND)3.0x8 MFZN2W3 (WE774301) BIND HEAD SCREW(小ネジ+BIND)3.0x10 MFZN2B3 (WF304400) Fig. 7(図 7)

18

AJACK

CVP-505/CVP-505PE/CVP-505PM

7. 7-1. 7-2. 7-3. 7-4. 7-5.

MA80S Circuit Board (Time required : About 7 minutes) Remove the top board assembly. (See procedure 4) Open the key cover back assembly. (See procedure 5-2) Remove the MA cover assembly. (See procedure 5-3) (U model only) Remove the MA80S assembly. (See procedure 5-3) Remove the five (5) screws marked [1A], the three (3) screws marked [2] and the screw marked [3A]. The MA80S circuit board can then be removed. (Fig. 8)

7. MA80S シート(所要時間:約 7 分) 7-1. 屋根 Ass'y を外します。 (4 項参照) 7-2. 回転蓋(後)Ass'y を開けます。 (5-2 項参照) 7-3. MA カバー Ass'y を外します。 (5-3 項参照) (U モデルのみ) 7-4. MA80S Ass'y を外します。 (5-3 項参照) 7-5. [1A] のネジ 5 本と [2] のネジ 3 本、[3A] のネジ 1 本を外して、MA80S シートを外します。 (図 8)

[2] [3A] [2] [1A]

[1A] [1A]

MA80S

[1A]: BIND HEAD TAPPING SCREW-B(Bタイト+BIND)4.0X8 MFZN2W3 (WE97460R) [2]: BIND HEAD TAPPING SCREW-B(Bタイト+BIND)3.0X10 MFZN2W3 (WE774200) [3A]: BIND HEAD TAPPING SCREW-B(Bタイト+BIND)3.0X16 MFZN2W3 (WE97340R) Fig. 8(図 8)

8. 8-1. 8-2. 8-3. 8-4. 8-5. 8-6.

FU80 Circuit Board

8.

(Time required : About 7 minutes) Remove the top board assembly. (See procedure 4) Open the key cover back assembly. (See procedure 5-2) Remove the FU cover. (See procedure 5-3) (U model only) Remove the FU80 assembly. (See procedure 5-3) Remove the two (2) screws marked [4C] and the two (2) hexagonal nuts marked [5C]. (Fig. 9) (Y model only) Remove the two (2) screws marked [1B] and the two (2) screws marked [6C]. The FU80 circuit board can then be removed. (Fig. 9)

8-1. 8-2. 8-3. 8-4. 8-5.

FU80 シート(所要時間:約 7 分)

屋根 Ass'y を外します。 (4 項参照) 回転蓋(後)Ass'y を開けます。 (5-2 項参照) FU カバーを外します。 (5-3 項参照) (U モデルのみ) FU80 Ass'y を外します。 (5-3 項参照) [4C]のネジ 2 本と[5C]の六角フランジナット 2 個を外します。(図 9)(Y モデルのみ) 8-6. [1B] の ネ ジ 2 本 と[6C] の ネ ジ 2 本 を 外 し、 FU80 シートを外します。 (図 9)

19

CVP-505/CVP-505PE/CVP-505PM

● FU80 Assembly [6C]

[6C]

[5C] (Y model only)

FU80

[4C] (Y model only)

[1B]

[1B]: BIND HEAD TAPPING SCREW-B(Bタイト+BIND) 3.0x8 MFZN2B3 (WE774400) [4C]: BIND HEAD SCREW(小ネジ+BIND) 3.0x10 MFZN2B3 (WF304400) [5C]: HEXAGONAL NUT(六角フランジナット)M3 MFZN2W3 (WF55980R) [6C]: BIND HEAD TAPPING SCREW-B(Bタイト+BIND) 3.0x12 MFZN2W3 (WE98740R) Fig. 9(図 9)

9. 9-1. 9-2. 9-3.

*

9-4.

9-5.

9-6.

*

9-7.

9-8.

9-9.

20

White Key, Black Key (Time required : About 10 minutes) Remove the top board assembly. (See procedure 4) Open the key cover back assembly. (See procedure 5-2) Remove the screw marked [82] and pull out the spring rod (A) from the spring fixed angle to remove the spring (R). (Fig. 10) Remove the spring (L) in the same way. (Fig. 10)

Remove the ten (10) screws marked [70E]. The five (5) angle MT assemblies and angle can then be removed. (Fig. 10) Remove the seven (7) screws marked [72] and the two (2) screws marked [73], move the keyboard assembly rearward. (Fig. 10) White key In order to release the white key from the stopper, insert a thin plate between the white keys (gap in the direction indicated by the triangle mark, near the fulcrum of the key), press down the stopper marked [A] and move the white key forward. Then the white key being released from the stopper lifts up. (Fig. 11, 12, 13) Use special care not to move the white key forward so much as to cause damage to the key spring.

Place the key cover front assembly and key cover rear assembly vertically and hold them under your arm to secure them. Move the white key backward while holding them to remove it. (Fig. 14) Black key The black key can be removed after the white keys on either side have been removed. Actuate Rubber Remove the actuate rubber. (Fig. 15)

9.

白鍵、黒鍵(所要時間:約 10 分) 9-1. 屋根 Ass'y を外します。 (4 項参照) 9-2. 回転蓋(後)Ass'y を開けます。 (5-2 項参照) 9-3. [82]のネジ 1 本を外し、バネ軸(A)をバネ固定 金具から抜いて、バネ(R)を外します。(図 10) ※

バネ(L)も同様に外します。(図 10)

9-4. [70E]のネジ 10 本を外し、アングル MT Ass'y(5 個)+目隠し金具 Ass'y を外します。 (図 10) 9-5. [72]のネジ 7 本、 [73]のネジ 2 本を外し、GH3 鍵盤を後方にずらします。(図 10) 9-6. 白鍵 白鍵をストッパーから外すために、薄い金尺状の ものを鍵盤の間に挿入して(三角マークの示す方 向側の隙:白鍵盤支点付近)、[A]のストッパー を下げ、白鍵を前方にずらします。外れると白鍵 が浮きます。 (図 11、12、13) ※

このとき、白鍵を前方にずらしすぎてスプリングを傷め ないように十分注意して作業をしてください。

9-7. 回転蓋 (前) Ass'y と回転蓋 (後)Ass'y を垂直に立て、 脇に抱えて固定します。 この状態のまま、白鍵を後方にずらして外します。 (図 14) 9-8. 黒鍵 黒鍵は、両隣の白鍵を外すと、外すことができま す。 9-9. 駆動ラバー 白鍵(黒鍵)の駆動ラバーを外します。 (図 15)

CVP-505/CVP-505PE/CVP-505PM

SPRING R(バネ R) SPRING R SPRING FIXED ANGLE (バネ固定金具) (バネ R) [82] SPRING ROD (A) (バネ軸(A))

ANGLE MT ASSEMBLY (アングルMT Ass’ y)

ANGLE(目隠し金具Ass’ y) ANGLE MT ASSEMBLY (アングルMT Ass’ y)

ANGLE MT ASSEMBLY KEYBOARD ASSEMBLY (アングルMT Ass’ y) [70E] (GH3鍵盤)

[70E]

SPRING L (バネL)

[70E]

[72]

[73]

[72] [70E]

[72]

[72]

[72]

[73]

KEY COVER BACK ASSEMBLY(回転蓋(後))Ass’y [70E]: BIND HEAD TAPPING SCREW-1(TP#1+BIND)3.5x11 MFZN2W3 (WF831100) [72]: PAN HEAD SCREW(小ネジ+PAN)SW 5.0x25 MFZN2W3 (WF00150R) [73]: BIND HEAD TAPPING SCREW-1(TP#1+BIND)4.0x14 MFZN2W3 (WE97190R) Fig. 10(図 10)

WHITE KEY(白鍵) Triangle mark(三角マーク)

[A]

SPRING (スプリング) Fig. 11(図 11)

Fig. 12(図 12)

21

CVP-505/CVP-505PE/CVP-505PM

Thin metal plate etc(薄い金尺等)

Fig. 13(図 13) KEY COVER BACK ASSEMBLY (回転蓋(後)Ass’ y)

KEY COVER FRONT ASSEMBLY (回転蓋(前)Ass’ y) Fig. 14(図 14)

9-10.

Assembling the White Key (Black Key) After a key has been fit to part [C] and key guide, make sure that the spring is fixed to the key and then press down part [B] of the key. (Fig. 16)

9-10. 白鍵(黒鍵)組立 [C]部とキーガイドに白鍵(黒鍵)を加えさせ、 鍵盤の支点内側のばね受け部に、スプリングが確 実に入っていることを確認したら、 [B]部の上を 下方向にゆっくり押し込んで取り付けます。 (図 16)

Remove in this way. (取り出す)

WHITE KEY(白鍵)

[B]

ACTUATE RUBBER (駆動ラバー)

SPRING (スプリング) [C] Fig. 15(図 15)

22

Key guide(キーガイド) Fig. 16(図 16)

CVP-505/CVP-505PE/CVP-505PM

10. 10-1. 10-2. 10-3. 10-4. 10-5.

*

Key Cover Assembly

10. 回転蓋 Ass'y(所要時間:約 10 分)

(Time required: About 10 minutes) Remove the top board assembly. (See procedure 4) Open the key cover back assembly. (See procedure 5-2) Remove the spring L and R. (See procedure 9-3) Put cloth or the like between the panel assembly and keyboard. Remove the four (4) screws marked [83] and then remove the turning axle assembly R from the panel assembly. (Fig. 17)

10-1. 屋根 Ass'y を外します。 (4 項参照) 10-2. 回転蓋(後)Ass'y を開けます。 (5-2 項参照) 10-3. バネ(L・R)を外します。 (9-3 項参照) 10-4. パネル Ass'y と鍵盤との隙間に布等を入れます。 10-5.[83]のネジ 4 本を外し、パネル Ass'y から回転軸 Ass'y(R)を外します。(図 17)

When installing the turning axle assembly R, carefully check for the direction of the damper (turning axle) on the side of the arm assembly R. The turning axle assembly R should be installed in such direction that letters ("TH") stamped on the damper (turning axle) is upside down. Installation otherwise will damage the damper.

10-6.

Remove the turning axle assembly L in the same manner. (Fig. 17)

*

Be sure to remove the turning axle assembly R first.

10-7.



回転軸 Ass'y(R)を取り付ける際、腕木(R)側にある ダンパー(回転軸)の向きに注意して取り付けてくださ い。 ダンパー(回転軸)に刻印されている文字(“TH”)が 逆さまになる向きで回転軸 Ass'y(R)を取り付けます。 向きが違う状態で組み立てるとダンパーが破損します。

10-6. 回転軸 Ass'y(L)も同様に外します。 (図 17) ※

回転軸 Ass'y は、 (R)側から先に外します。

10-7. 回転蓋 Ass'y を外します。 (図 17、18)

Remove the key cover assembly. (Fig. 17, 18)

ARM R(腕木 R) DAMPER (ダンパー)

[83]

[83]

TURNING AXLE ASSEMBLY L (回転軸Ass’ y L)

KEY COVER BACK ASSEMBLY (回転蓋(後) Ass’y)

TURNING AXLE ASSEMBLY R (回転軸Ass’ y R) PANEL ASSEMBLY (パネル Ass’y)

[83]: BIND HEAD TAPPING SCREW-B(Bタイト+BIND)3.0x10 MFZNW3 (WE774200) Fig. 17(図 17)

23

CVP-505/CVP-505PE/CVP-505PM

11. 11-1. 11-2. 11-3. 11-4. 11-5.

Key Cover Sub Assembly and Panel Assembly (Time required: About 5 minutes) Remove the top board assembly. (See procedure 4) Open the key cover back assembly. (See procedure 5-2) Remove the key cover assembly. (See procedure 10) Remove the four (4) screws marked [3B]. (Fig. 18) Using the tip end of the panel as the fulcrum, pull up the key cover sub assembly to remove it from the panel assembly. (Fig. 19)

Installation of Key Cover Sub Assembly Fit the sash of the key cover sub assembly over the tip end of the panel and install the key cover sub assembly, using care for the balance between right and left. When the key cover sub assembly is installed properly, lugs of the panel (CP holders) at 6 locations should fit in the groove in the key cover sub assembly. If there is a lug (CP holder) that is not fitted in the groove, push around it so that it will fit in the groove. (Fig. 19)

11. 回転蓋集成、パネル Ass'y(所要時間:約 5 分) 11-1. 屋根 Ass'y を外します。 (4 項参照) 11-2. 回転蓋(後)Ass'y を開けます。 (5-2 項参照) 11-3. 回転蓋 Ass'y を外します。 (10 項参照) 11-4.[3B]のネジ 4 本を外します。 (図 18) 11-5. パネルの先端を支点として回転蓋集成を引き上げ て、パネル Ass'y から回転蓋集成を外します。 (図 19)

回転蓋集成の取り付け方法 回転蓋集成のサッシをパネルの先端に掛け、左右 ずれないように回転蓋集成を装着します。 正常に装着されるとパネルの突起(CP 固定金具) 6 箇所が回転蓋集成のサッシの溝に嵌まります。 このパネルの突起(CP 固定金具)部がサッシの 溝に嵌まらないときは、CP 固定金具付近を押し て、サッシの溝に嵌め込みます。(図 19)

● KEY COVER ASSEMBLY(回転蓋 Ass’ y) [3B]

PANEL ASSEMBLY (パネル Ass’y)

[3B]

KEY COVER SUB ASSEMBLY(回転蓋集成) [3B]: BIND HEAD TAPPING SCREW-B(Bタイト+BIND)3.0x10 MFZN2W3 (WE774200) Fig. 18(図 18)

● Key Cover Assembly(回転蓋 Ass’ y)

KEY COVER SUB ASSEMBLY (回転蓋集成)

PANEL ASSEMBLY (パネルAss’y)

KEY COVER SUB ASSEMBLY (回転蓋集成)

Groove (溝)

CP HOLDER (CP固定金具) Fig. 19(図 19)

24

PANEL ASSEMBLY (パネルAss’y) SASH (サッシ)

CVP-505/CVP-505PE/CVP-505PM

12.

12-1. 12-2. 12-3. 12-4. 12-5.

Circuit Boards and Assembles (Panel Assembly Section) (Time required: About 10 minutes each) Remove the top board assembly. (See procedure 4) Open the back key cover. (See procedure 5-2) Remove the key cover assembly. (See procedure 10) Remove the key cover sub assembly from the panel assembly. (See procedure 11) Remove the screws listed below. Then the circuit board and assembly can be removed.

12. 基板とアッセンブリ(パネル Ass'y 部) (所要時間:各約 10 分) 12-1. 屋根 Ass'y を外します。 (4 項参照) 12-2. 回転蓋(後)Ass'y を開けます。 (5-2 項参照) 12-3. 回転蓋 Ass'y を外します。 (10 項参照) 12-4. パネル Ass'y から回転蓋集成を外します。 (11 項参照) 12-5. 次のネジを外すことにより、基板・アッセンブリ を外すことができます。

Circuit board and Assembly Ref. No.

Screw

QTY Fig.

SPEAKER ASSEMBLY (L or R) (スピーカ Ass’y)

510A

BIND HEAD TAPPING SCREW-B(Bタイト+ BIND)3.0x8 MFZN2W3 (WE774301)

4

20

SPEAKER (L or R)(スピーカ)

70c

BIND HEAD TAPPING SCREW-B(Bタイト+ BIND)3.0x8 MFZN2W3 (WE774301)

4

20

EIF USB *1

MV1

510B

BIND HEAD TAPPING SCREW-B(Bタイト+ BIND)3.0x8 MFZN2W3 (WE774301)

4

20

510C

BIND HEAD TAPPING SCREW-B(Bタイト+ BIND)3.0x8 MFZN2W3 (WE774301)

3

20

510D

BIND HEAD TAPPING SCREW-B(Bタイト+ BIND)3.0x8 MFZN2W3 (WE774301)

2

20

KNOB (MASTER VOLUME)(V ツマミ)

1

20

N2

HEXAGONAL NUT(六角ナット)

1

20

W2

WASHER(ワッシャー)

1

20

BIND HEAD TAPPING SCREW-B(Bタイト+ BIND)3.0x8 MFZN2W3 (WE774301)

4

20

ENCODER KNOB (DATA ENTRY)(エンコーダツマミ)

1

20

BIND HEAD TAPPING SCREW-B(Bタイト+ BIND)3.0x8 MFZN2W3 (WE774301)

4

20

510E ENC LVDS LCD ASSEMBLY *2 (LCD Ass’y) PNL2

PNL1

PNC *3

PNR1

PNR2

510F 510G

BIND HEAD TAPPING SCREW-B(Bタイト+ BIND)3.0x8 MFZN2W3 (WE774301)

2

20

BIND HEAD SCREW(小ネジ+ BIND)3.0x8 MFZN2B3 (WE983600)

2

20

510H

BIND HEAD TAPPING SCREW-B(Bタイト+ BIND)3.0x8 MFZN2W3 (WE774301)

4

20

510I

BIND HEAD TAPPING SCREW-B(Bタイト+ BIND)3.0x8 MFZN2W3 (WE774301)

5

20

515

510J

BIND HEAD TAPPING SCREW-B(Bタイト+ BIND)3.0x8 MFZN2W3 (WE774301)

1

20

510J

BIND HEAD TAPPING SCREW-B(Bタイト+ BIND)3.0x8 MFZN2W3 (WE774301)

1

20

510K

BIND HEAD TAPPING SCREW-B(Bタイト+ BIND)3.0x8 MFZN2W3 (WE774301) 13

20

510L

BIND HEAD TAPPING SCREW-B(Bタイト+ BIND)3.0x8 MFZN2W3 (WE774301)

2

20

510L

BIND HEAD TAPPING SCREW-B(Bタイト+ BIND)3.0x8 MFZN2W3 (WE774301)

2

20

510M

BIND HEAD TAPPING SCREW-B(Bタイト+ BIND)3.0x8 MFZN2W3 (WE774301) 14

20

510N

BIND HEAD TAPPING SCREW-B(Bタイト+ BIND)3.0x8 MFZN2W3 (WE774301)

1

20

510N

BIND HEAD TAPPING SCREW-B(Bタイト+ BIND)3.0x8 MFZN2W3 (WE774301)

1

20

510O

BIND HEAD TAPPING SCREW-B(Bタイト+ BIND)3.0x8 MFZN2W3 (WE774301) 13

20 20

510P

BIND HEAD TAPPING SCREW-B(Bタイト+ BIND)3.0x8 MFZN2W3 (WE774301)

2

510P

BIND HEAD TAPPING SCREW-B(Bタイト+ BIND)3.0x8 MFZN2W3 (WE774301)

2

20

510Q

BIND HEAD TAPPING SCREW-B(Bタイト+ BIND)3.0x8 MFZN2W3 (WE774301)

7

20

PANEL L *4 (パネル木部集成 L)

510R

BIND HEAD TAPPING SCREW-B(Bタイト+ BIND)3.0x8 MFZN2W3 (WE774301)

6

20

520A

BIND HEAD TAPPING SCREW-1(TP#1 + BIND)3.5x10 MFZN2W3 (WE97080R)

6

20

PANEL R (パネル木部集成 R)

510S

BIND HEAD TAPPING SCREW-B(Bタイト+ BIND)3.0x8 MFZN2W3 (WE774301)

6

20

520B

BIND HEAD TAPPING SCREW-1(TP#1 + BIND)3.5x10 MFZN2W3 (WE97080R)

6

20

*1 Before replacing the USB circuit board, check to ensure that USB flash memory is not inserted. *2 To remove the LCD assembly, be sure to remove the LVDS circuit board first. *3 To remove the PNC circuit board, be sure to remove the ENC circuit board and LVDS circuit board first. *4 To remove the panel L, be sure to remove the USB circuit board first.

*1 USB シート交換前に USB メモリが挿入されていないことを確 認してください。 *2 LCD Ass'y を外すときは、先に LVDS シートを外します。 *3 PNC シートを外すときは、先に ENC シートと LVDS シートを 外します。 *4 パネル木部集成 L を外すときは、先に USB シートを外します。

25

CVP-505/CVP-505PE/CVP-505PM

● Panel Assembly(パネル Ass’y)

PANEL L(パネル木部集成 L)

PANEL R(パネル木部集成 R)

KNOB(Vツマミ)

ENCODER KNOB(エンコーダツマミ)

SPEAKER ASSEMBLY L (スピーカAss’ y L)

[510E] x 4

EIF

MV1

[510C] x 3

ENC

[510B] x 4

USB

LVDS

LDC ASSEMBLY (LCD Ass’ y) [510F] x4

[510H]

[510H]

[515]

SPEAKER ASSEMBLY R (スピーカAss’ y R)

[510A]

[510G]

[70c]

[N2] [W2]

[510D] [510E]

[510E]

MV1 SPEAKER (スピーカ)

MV1

PNL2 [510I] x 5

[510R]

[520A]

PNL1

[510J]

[510K] x 13

[520A]

[510R]

CP HOLDER CP HOLDER (CP固定金具)(CP固定金具)

[510L]

[510R]

PNC [510M] x 14

[520A]

PNR1 ENC

[510S]

[520B]

[510O] x 13

[520B]

CP HOLDER (CP固定金具)

CP HOLDER (CP固定金具) Fig. 20(図 20)

26

[510N]

PNR2 [510P]

[510Q] x 7 [520B]

[510S] [510S] CP HOLDER CP HOLDER (CP固定金具) (CP固定金具)

CVP-505/CVP-505PE/CVP-505PM

13. 13-1. 13-2. 13-3. 13-4. 13-5.

*

End Block Assembly (L, R)

13. 拍子木 Ass'y(L・R)(所要時間:約 15 分)

(Time required : About 15 minutes) Remove the top board assembly. (See procedure 4) Open the key cover back assembly. (See procedure 5-2) Remove the key cover assembly. (See procedure 10) Remove the angle MT assembly (5pcs.) and angle. (See procedure 9-4) Remove the screw marked [74], the spring washer marked [96] and the flat washer marked [86]. The end block assembly can then be removed. (Fig. 21)

13-1. 13-2. 13-3. 13-4.

屋根 Ass'y を外します。 (4 項参照) 回転蓋(後)Ass'y を開けます。 (5-2 項参照) 回転蓋 Ass'y を外します。 (10 項参照) アングル MT Ass'y(5 個)+目隠し金具 Ass'y を 外します。(9-4 項参照) 13-5.[74] の ネ ジ 1 本、[96] の バ ネ 座 金 1 個、[86] の平座小型丸 1 個を外し、拍子木 Ass'y(L)を外 します。(図 21) ※

拍子木 Ass'y(R)も同様に外すことができます。

The left and right end block assembly can then be removed in the same manner.

[74], [96], [86]

ANGLE MT ASSEMBLY ANGLE (アングルMT Ass’ y) (目隠し金具Ass’ y)

END BLOCK ASSEMBLY L (拍子木Ass’ y L)

ANGLE MT ASSEMBLY (アングルMT Ass’ y)

KEYBOARD ASSEMBLY (GH3鍵盤)

[74], [96], [86]

END BLOCK ASSEMBLY R (拍子木Ass’ y R)

[74]: BIND HEAD TAPPING SCREW-B(Bタイト+BIND)4.0x25 MFZN2B3 (WF00000R) [86]: FLAT WASHER(平座小型丸)4.0x8x0.8 MFZN2W3 (WF57860R) [96]: SPRING WASHER(バネ座金)4.0 MFZN2W3 (WF57690) Fig. 21(図 21)

14. 14-1. 14-2. 14-3. 14-4. 14-5. 14-6.

Keyboard Assembly

14. GH3 鍵盤(所要時間:約 20 分)

(Time required : About 20 minutes) Remove the top board assembly. (See procedure 4) Open the key cover back assembly. (See procedure 5-2) Remove the key cover assembly. (See procedure 10) Remove the angle MT assembly (5pcs.) and angle. (See procedure 9-4) Remove the end block assembly L and R. (See procedure 13) Remove the keyboard assembly. (See procedure 9-5)

14-1. 14-2. 14-3. 14-4.

屋根 Ass'y を外します。 (4 項参照) 回転蓋(後)Ass'y を開けます。 (5-2 項参照) 回転蓋 Ass'y を外します。 (10 項参照) アングル MT Ass'y(5 個)+目隠し金具 Ass'y を 外します。(9-4 項参照) 14-5. 拍子木 Ass'y(L・R)を外します。 (13 項参照) 14-6. GH3 鍵盤を外します。 (9-5 項参照)

27

CVP-505/CVP-505PE/CVP-505PM

15. 15-1. 15-2. 15-3. 15-4. 15-5. 15-6.

15-7. 15-8.

Power Switch Assembly

15. PSW 束線(パワースイッチ+束線)

(Time required : About 20 minutes) Remove the top board assembly. (See procedure 4) Open the key cover back assembly. (See procedure 5-2) Remove the key cover assembly. (See procedure 10) Remove the MT angle assembly (5pcs.) and angle assembly. (See procedure 9-4) Remove the end block assembly R. (See procedure 13) Remove the two (2) screws marked [8B]. The power switch assembly can then be removed from the end block assembly R. (Fig. 22) Remove the push knob. (Fig. 22) Remove the two (2) screws marked [6D]. The power switch assembly can then be removed from the angle. (Fig. 22)

(所要時間:約 20 分) 15-1. 屋根 Ass'y を外します。 (4 項参照) 15-2. 回転蓋(後)Ass'y を開けます。 (5-2 項参照) 15-3. 回転蓋 Ass'y を外します。 (10 項参照) 15-4. アングル MT Ass'y(5 個)+目隠し金具 Ass'y を 外します。(9-4 項参照) 15-5. 拍子木 Ass'y(R)を外します。 (13 項参照) 15-6.[8B] の ネ ジ 2 本 を 外 し、PSW 束 線( ア ン グ ル PSW 付)を外します。(図 22) 15-7. プッシュツマミを外します。 (図 22) 15-8.[6D]のネジ 2 本を外し、アングル PSW を PSW 束線から外します。(図 22)

● End Block Assembly R(拍子木 Ass’y R)

ANGLE(アングルPSW)

PUSH KNOB (プッシュツマミ)

[8B]

[6D]

POWER SWITCH ASSEMBLY (PSW束線)

[6D]: BIND HEAD TAPPING SCREW-B(Bタイト+BIND)3.0x6 MFZN2W3 (WE936300) [8B]: BIND HEAD TAPPING SCREW-1(TP#1+BIND)3.5x10 MFZN2W3 (WE97080R) Fig. 22(図 22)

16. 16-1. 16-2. 16-3. 16-4. 16-5. 16-6. 16-7.

28

PL Circuit Board (Time required : About 25 minutes) Remove the top board assembly. (See procedure 4) Open the key cover back assembly. (See procedure 5-2) Remove the key cover assembly. (See procedure 10) Remove the angle MT assembly (5pcs.) and angle. (See procedure 9-4) Remove the end block assembly L and R. (See procedure 13) Remove the keyboard assembly. (See procedure 14) Remove the screw marked [10A]. The PL circuit board can then be removed. (Fig. 23)

16. PL シート(所要時間:約 25 分) 16-1. 16-2. 16-3. 16-4.

屋根 Ass'y を外します。 (4 項参照) 回転蓋(後)Ass'y を開けます。 (5-2 項参照) 回転蓋 Ass'y を外します。 (10 項参照) アングル MT Ass'y(5 個)+目隠し金具 Ass'y を 外します。(9-4 項参照) 16-5. 拍子木 Ass'y(L・R)を外します。 (13 項参照) 16-6. GH3 鍵盤を外します。 (14 項参照) 16-7.[10A]のネジ 1 本を外し、PL シートを外します。 (図 23)

CVP-505/CVP-505PE/CVP-505PM

17. 17-1. 17-2. 17-3. 17-4. 17-5. 17-6. 17-7. 17-8.

Front Rail Assembly

17. 口棒 Ass'y(所要時間:約 25 分)

(Time required : About 25 minutes) Remove the top board assembly. (See procedure 4) Open the key cover back assembly. (See procedure 5-2) Remove the key cover assembly. (See procedure 10) Remove the angle MT assembly (5pcs.) and angle. (See procedure 9-4) Remove the end block assembly L and R. (See procedure 13) Remove the keyboard assembly. (See procedure 14) Remove the two (2) screws marked [75A] from both sides of the assembly. (Fig. 24) Remove the seven (7) screws marked [71A]. The front rail assembly can then be removed. (Fig. 25)

17-1. 17-2. 17-3. 17-4.

屋根 Ass'y を外します。 (4 項参照) 回転蓋(後)Ass'y を開けます。 (5-2 項参照) 回転蓋 Ass'y を外します。 (10 項参照) アングル MT Ass'y(5 個)+目隠し金具 Ass'y を 外します。(9-4 項参照) 17-5. 拍子木 Ass'y(L・R)を外します。 (13 項参照) 17-6. GH3 鍵盤を外します。 (14 項参照) 17-7.[75A]のネジを左右 2 本ずつ外します。 (図 24) 17-8.[71A]のネジ 7 本を外し、口棒 Ass'y を外します。 (図 25)

ARM ASSEMBLY L (腕木Ass’ y L)

ARM ASSEMBLY L (腕木Ass’y L) FRONT RAIL ASSEMBLY (口棒Ass’y)

[10A]

PL

FRONT RAIL ASSEMBLY (口棒Ass’ y)

[10A]: BIND HEAD TAPPING SCREW-1(TP#1+BIND) 3.5x10 MFZN2W3 (WE97080R)

18-1. 18-2. 18-3. 18-4. 18-5.

19. 19-1. 19-2. 19-3. 19-4.

BACK TOP RAIL ASSEMBLY (背面框Ass’ y)

[75A], [75B]: BIND HEAD TAPPING SCREW-1(TP#1+BIND) 3.5x16 MFZN2W3 (WE97070R)

Fig. 23(図 23)

18.

[75B]

[75A]

Fig. 24(図 24)

Back Top Rail Assembly

18. 背面框 Ass'y(所要時間:約 5 分)

(Time required : About 5 minutes) Remove the top board assembly. (See procedure 4) Open the key cover back assembly. (See procedure 5-2) Remove the power transformer. (See procedure 5-3) Remove the three (3) screws marked [75B] from both sides of the assembly. (Fig. 24) Remove the eight (8) screws marked [71B]. The back top rail assembly can then be removed. (Fig. 25)

18-1. 屋根 Ass'y を外します。 (4 項参照) 18-2. 回転蓋(後)Ass'y を開けます。 (5-2 項参照) 18-3. 電源トランスを外します。 (5-3 項参照) (電源トランスが邪魔をして、背面框の右側のネ ジが外せないため) 18-4.[75B]のネジを左右 3 本ずつ外します。 (図 24) 18-5.[71B]のネジ 8 本を外し、 背面框 Ass'y を外します。 (図 25)

Arm Assembly (L, R)

19. 腕木 Ass'y(L・R)(所要時間:約 40 分)

(Time required : About 40 minutes) Remove the top board assembly. (See procedure 4) Open the key cover back assembly. (See procedure 5-2) Remove the key cover assembly. (See procedure 10) Remove the angle MT assembly (5pcs.) and angle. (See procedure 9-4)

19-1. 19-2. 19-3. 19-4.

屋根 Ass'y を外します。 (4 項参照) 回転蓋(後)Ass'y を開けます。 (5-2 項参照) 回転蓋 Ass'y を外します。 (10 項参照) アングル MT Ass'y(5 個)+目隠し金具 Ass'y を 外します。(9-4 項参照)

29

CVP-505/CVP-505PE/CVP-505PM

19-5. 19-6. 19-7.

* *

Remove the end block assembly L and R. (See procedure 13) Remove the keyboard assembly. (See procedure 14) Remove the two (2) screws marked [75A], the three (3) screws marked [75B] and the four (4) screws marked [71C]. The arm assembly L can then be removed. (Fig. 24, 25)

19-5. 拍子木 Ass'y(L・R)を外します。 (13 項参照) 19-6. GH3 鍵盤を外します。 (14 項参照) 19-7.[75A] の ネ ジ 2 本、 [75B] の ネ ジ 3 本、 [71C] のネジ 4 本を外し、腕木 Ass'y(L)を外します。 (図 24、25) ※

The arm assembly R can then be removed in the same manner. To remove the arm assembly R, be sure to remove the power transformer first.

腕木 Ass'y(R)も同様に外すことができます。 腕木 Ass'y(R)を外す時は、先に電源トランスを外し ます。 (電源トランスが邪魔をして、背面框の右側のネジが外 せないため)

ARM ASSEMBLY L (腕木Ass’ y L)

FRONT RAIL ASSEMBLY (口棒Ass’ y) [71A]

[71A]

[71A]

[71A]

ARM ASSEMBLY R (腕木Ass’ y R)

WT77110 Date: 08-2009

[71C]

[71B]

[71B] [71B]

[71B] BACK TOP RAIL ASSEMBLY (背面框)

[71A], [71B], [71C]: TRUSS HEAD TAPPING SCREW-1(TP#1 + TRUS) 3.5x25 MFZN2B3 (WE97040R) Fig. 25(図 25)

20. 20-1. 20-2. 20-3. 20-4.

30

Pedal Box Assembly, Pedal Assembly

20. ペダル BOX Ass'y、ペダル Ass'y

(Time required : About 5 minutes) Remove the cap from the rear leg L, and disconnect the PK-LF cable. (Fig. 26) Remove the three (3) screws marked [11d]. The pedal box assembly can then be removed. (Fig. 26) Remove the adjuster. (Fig. 27) Remove the eight (8) screws marked [6E] and the screw marked [8C]. The pedal assembly can then be removed from the pedal box sub assembly. (Fig. 27)

(所要時間:約 5 分) 20-1. 後脚のキャップ、PK-LF ケーブルを外します。 (図 26) 20-2.[11d]のネジ 3 本を外し、ペダル BOX Ass'y を外 します。(図 26) 20-3. アジャスターを外します。 (図 27) 20-4.[6E]のネジ 8 本、[8C]のネジ 1 本を外し、ペダ ル BOX 集成からペダル Ass'y を外します。 (図 27)

CVP-505/CVP-505PE/CVP-505PM

CAP(キャップ)

BACK LEG L (後脚 L)

PEDAL BOX ASSEMBLY (ペダルBOX Ass’ y)

PK-LF CABLE (PK-LFケーブル)

● Pedal Box Assembly(ペダル BOX Ass’ y)

PEDAL BOX SUB ASSEMBLY (ペダルBOX集成)

PEDAL BOX ASSEMBLY (ペダルBOX Ass’ y)

ADJUSTER(アジャスター) PEDAL ASSEMBLY (ペダルAss’y)

[11d]

PEDAL BOX ASSEMBLY (ペダルBOX Ass’ y)

[6E]

[6E]

[8C]

[11d]: TRUSS HEAD SCREW(小ネジ+TRUS) 4.0x20 MFZN2B3 (WE98430R) Fig. 26(図 26)

21. 21-1. 21-2. 21-3. 21-4. 21-5.

21-6.

21-7.

PEDAL Circuit Board (Time required : About 10 minutes) Remove the cap from the rear leg L, and disconnect the PK-LF cable. (Fig. 26) Remove the pedal box assembly. (See procedure 20) Remove the adjuster. (Fig. 27) Remove the pedal assembly. (See procedure 20) Remove the three (3) screws marked [80B]. The three (3) pedal guides can then be removed as shown in Fig. 29. (Fig. 28, Fig. 29) Remove the three (3) screws marked [80C]. (Fig. 28) Push down the pedal (damper) and then draw it forward. The sostenuto and left padals can then be removed in the same manner. (Fig. 29) Straighten the four (4) bent frame portions marked [D]. The PEDAL circuit board can then be removed. (Fig. 30)

[6E]: BIND HEAD TAPPING SCREW-1(TP#1+BIND) 4.0x20 MFZN2W3 (WF744400) [8C]: TRUSS HEAD TAPPING SCREW-1(TP#1+TRUS) 3.5x14 MFZN2W3 (WE97050R) Fig. 27(図 27)

21. PEDAL シート(所要時間:約 10 分) 21-1. 後脚のキャップ、PK-LF ケーブルを外します。 (図 26) 21-2. ペダル BOX Ass'y を外します。 (20 項参照) 21-3. アジャスターを外します。 (図 27) 21-4. ペダル Ass'y を外します。 (20 項参照) 21-5.[80B]のネジ 3 本を外し、図 29 のようにペダル ガイド 3 個を外します。 (図 28、29) 21-6.[80C]のネジ 3 本を外します。 (図 28) ペダル(ダンパー)を下に押してから、手前に引 き出します。ソステヌートペダル、レフトペダル も同様に外します。(図 29) 21-7.[D]のフレーム折り曲げ部(4 箇所)をペンチ等 で真直ぐに戻して、PEDAL シートを外します。 (図 30)

31

CVP-505/CVP-505PE/CVP-505PM

● Pedal Assembly(ペダル Ass’ y)





PEDAL GUIDE (ペダルガイド)

PEDAL GUIDE PEDAL GUIDE PEDAL GUIDE (ペダルガイド)(ペダルガイド) (ペダルガイド) [80B]

[80C]

[80B] [80C]

[80B]

[80C] PEDAL SET (ペダルセット)

Fig. 29(図 29)



PEDAL

Damper pedal Left pedal Sostenuto pedal (ダンパーペダル) (レフトペダル) (ソステヌートペダル) [80B], [80C]: BIND HEAD TAPPING SCREW-B(Bタイト+BIND) 3.0x8 MFZN2W3 (WE774301) Fig. 28(図 28)

Fig. 30(図 30)

22. 22-1. 22-2.

Front and Book Leg Assembly

22. 前脚(L・R)Ass'y、後脚 Ass'y

(Time required : About 15 minutes) Remove the pedal box assembly. (See procedure 20) With a soft cloth like a blanket placed on the floor. Rest the main unit against the wall gently so that the keyboard side is faced toward the bottom. (Fig. 31)

(所要時間:約 15 分) 22-1. ペダル BOX Ass'y を外します。 (20 項参照) 22-2. 毛布などの柔かい布を床に敷いて、鍵盤側を下に して本体を床に置き、倒れないように壁に立てか けます。(図 31)

*

For safety, this work should be done by two persons.

22-3.

Remove the two (2) each screws marked [11aA] and washers marked [11c] on the right and left and remove the two (2) each screws marked [11b] on the right and left. The front leg L assembly and front leg R assembly can then be removed. (Fig. 32) Remove the two (2) screws marked [11aB] and two (2) screws marked [11aC]. The rear leg assembly can then be removed. (Fig. 33)

22-4.



Fig. 31(図 31)

32

安全のために、かならず二人で作業してください。

22-3.[11aA]のネジと[11c]のワッシャーをそれぞれ 左右 2 本(2 個)ずつ、 [11b]のネジ左右 2 本ず つを外し、前脚(L)Ass'y と前脚(R)Ass'y を外 します。(図 32) 22-4.[11aB]のネジ 2 本と[11aC]のネジ 2 本を外し、 後脚 Ass'y を外します。 (図 33)

CVP-505/CVP-505PE/CVP-505PM

FRONT LEG L ASSEMBLY (前脚(L)Ass’ y) [11aB] [11b]

[11c]

FRONT LEG R ASSEMBLY (前脚(R)Ass’ y)

[11aA]

[11aA]: BIND HEAD SCREW(小ネジ+BIND) SP 5.0x18 MFZN2B3 (WF741300) [11b]: BIND HEAD SCREW(小ネジ+BIND) SP 5.0x30 MFZN2B3 (WF742001) [11c]: WASHER PLAIN(平座金大型) 5.0x15x1.2 MFZN2B3 (WR54540)

[11aC]

BACK LEG ASSEMBLY (後脚Ass’ y)

[11aB], [11aC]: BIND HEAD SCREW(小ネジ+BIND) SP 5.0x18 MFZN2B3 (WF741300) Fig. 33(図 33)

Fig. 32(図 32)

23.

Woofer

23. スピーカ(所要時間:各約 3 分)

23-1. 23-2.

(Time required : About 3 minutes each) Remove the front grille. (Fig. 34) Remove the four (4) screws marked [10B]. The woofer can then be removed. (Fig. 35)

23-1. フロントグリルを外します。 (図 34) 23-2. [10B]のネジ 4 本を外し、ウーファー(L)を外 します。(図 35)

*



ウーファー(R)も同様に外すことができます。

The left and right woofer each can then be removed in the same manner.



[11aB]

[11aA]

[11aA]

FRONT GRILLE (フロントグリル) [11aA], [11aB]: BIND HEAD SCREW(小ネジ+BIND) SP 5.0x18 MFZN2B3 (WF741300) Fig. 34(図 34)

● Speaker Box Assembly



[10B]

Woofer R (ウーファー R)

Woofer L (ウーファー L)

[10B]: BIND HEAD TAPPING SCREW-1(TP#1+BIND)4.0x14 MFZN2B3 (WF745800) Fig. 35(図 35)

33

CVP-505/CVP-505PE/CVP-505PM

Speaker Box Assembly

24. SP BOX Ass'y(所要時間:約 20 分)

(Time required : About 20 minutes) Remove the top board assembly. (See procedure 4) Open the key cover back assembly. (See procedure 5-2) Remove the eight (8) screws marked [81]. (Fig. 36) Disconnect the SP cable from the connector marked [CN002] located on the NET1 circuit board. (Fig. 36) With a soft cloth like a blanket placed on the floor. Rest the main unit against the wall gently so that the keyboard side is faced toward the bottom. (Fig. 31)

24-1. 屋根 Ass'y を外します。 (4 項参照) 24-2. 回転蓋(後)Ass'y を開けます。 (5-2 項参照) 24-3.[81]のネジ 8 本を外します。 (図 36) 24-4. NET1 シートの[CN002]からの SP 束線を外し ます。(図 36) 24-5. 毛布などの柔かい布を床に敷いて、鍵盤側を下に して本体を床に置き、倒れないように壁に立てか けます。(図 31)

*

For safety, this work should be done by two persons.

24-6.

Remove the four (4) screws marked [11aA] and two (2) screws marked [11aB]. The speaker box assembly can then be removed. (Fig. 34)

24-6.[11aA]のネジ 4 本と[11aB]のネジ 2 本を外し、 SP BOX Ass'y を外します。 (図 34)

24. 24-1. 24-2. 24-3. 24-4. 24-5.



安全のために、かならず二人で作業してください。

NET1

[CN002]

[81]: BIND HEAD SCREW(小ネジ+BIND)SP 5.0x30 MFZN2W3 (WR761500) Fig. 36(図 36)

25. *

25. GH3 鍵盤の分解

Disassembling the Keyboard After inserting a round stick (Rod: TX000670) between the frame and the keys, remove the circuit boards. (Fig. 37)



シートをはずす前に、接点ゴムを歪ませないように、フ レームとハンマーの間に丸棒(ロッド:TX000670)を 挿入しておきます。(図 37)

Round stick(丸棒) (ROD(ロッド): TX000670) Fig. 37(図 37)

34

CVP-505/CVP-505PE/CVP-505PM

25-1.

25-2.

25-3.

GH3 EBUS L Circuit Board Remove the five (5) screws marked [260A] and the screw marked [262A]. The GH3 EBUS L circuit board can then be removed. (Fig. 38) GH3 EBUS M Circuit Board Remove the four (4) screws marked [260B], the screw marked [262A] and the screw marked [262B]. The GH3 EBUS M circuit board can then be removed. (Fig. 38) GH3 EBUS H Circuit Board Remove the five (5) screws marked [260C] and the screw marked [262B]. The GH3 EBUS H circuit board can then be removed. (Fig. 38)

*

Keys can be removed without removing the circuit boards.

25-4.

Rubber contact Remove the GH3 EBUS circuit board for the involved key. The rubber contacts can then be removed. (Fig. 39, 40)

GH3 EBUS H

[260C]

GH3 EBUS M

[262B]

[260B]

25-1. GH3 EBUS L シート [260A]のネジ 5 本と[262A]のネジ 1 本を外し、 GH3 EBUS L シートを外します。 (図 38) 25-2. GH3 EBUS M シート [260B]のネジ 4 本、 [262A]のネジ 1 本、 [262B] のネジ 1 本を外し、GH3 EBUS M シートを外しま す。(図 38) 25-3. GH3 EBUS H シート [260C]のネジ 5 本と[262B]のネジ 1 本を外し、 GH3 EBUS H シートを外します。 (図 38) ※

白鍵と黒鍵は、GH3 EBUS L シート、GH3 EBUS M シー ト、GH3 EBUS H シートを外さなくても、外すことが できます。

25-4. 接点ゴム 該当する鍵盤の GH3 EBUS シートを外して、接点 ゴムを外します。(図 39、40)

GH3 EBUS L

[262A]

[260A]

GH3 EBUS H Fig. 39(図 39)

[260A–C]:

BIND HEAD TAPPING SCREW-P(Pタイト+BIND) 3.0x10 MFZN2W3 (WF00100R) [262A], [262B]: PW HEAD TAPPING SCREW-P(Pタイト+PWH) 3.0x10-10 MFZN2W3 (WF76550R) Fig. 38(図 38)

RUBBER CONTACT RUBBER CONTACT (接点ゴム(シーソードーム)) (接点ゴム(シーソードーム)) Fig. 40(図 40)

25-5.

White Key (Black Key) See procedure 9-6 – 9-8

25-5. 白鍵(黒鍵) 9-6 ∼ 9-8 項参照

25-6.

Actuate Rubber See procedure 9-9

25-6. 駆動ラバー 9-9 項参照

35

CVP-505/CVP-505PE/CVP-505PM

25-7.

Hammer, White Key After a key has been removed, push a key spring down once to take it out of the hook. (Fig. 41) Place the keyboard assembly upside-down and peel the stopper away. The hammer of the white key can then be removed. (Fig. 42)

*

The hammer of the black key can then be removed in the same manner.

25-7. ハンマー白鍵 白鍵を外し、スプリングを一度下に押し込み、フッ クから取り外します。 (図 41) GH3 鍵盤を裏側にし、ストッパー(L88_W)をは がしてハンマー白鍵を外します。(図 42) ※

ハンマー黒鍵もハンマー白鍵と同じようにして外すこと ができます。

SPRING (スプリング)

HAMMER, WHITE KEY (ハンマー白鍵) STOPPER (L88_W) (ストッパー)

Hook (フック)

Fig. 41(図 41)

Fig. 42(図 42)

26.

Assembling the Keyboard

26. GH3 鍵盤の組立

26-1.

Hammer, White Key (Hammer, Black Key) Place the keyboard assembly upside-down, insert a hammer assembly into the frame, and put the stopper (L88_W) on. (Fig. 43)

26-1. ハンマー白鍵(ハンマー黒鍵) GH3 鍵盤の裏側より、ハンマー白鍵(黒鍵)をフ レームに差し込み、ストッパー(L88_W)を取り 付けます。(図 43)

*

There are four (4) kinds of hammers that differ in weight.



重りの違いにより四種類のハンマーがあります。取り付 けの際に気をつけてください。

HAMMER, WHITE KEY (ハンマー白鍵)

STOPPER (L88_W) (ストッパー)

FRAME (フレーム)

Fig. 43(図 43)

36

CVP-505/CVP-505PE/CVP-505PM

26-2.

Spring Place the keyboard assembly right side up. Fix key springs on the frame by setting one at each slit and pushing down once on each key spring. (Fig. 44)

*

Be careful of the direction of the spring. It should be installed with its projecting end facing upward. (Fig. 44-1)

26-2. スプリング GH3 鍵盤を表側にして、端が二本に分かれてい るスプリングの先をハンマー白鍵(黒鍵)の切り 込みに合わせて、一度下に押し込んでフレームの フックに取り付けます。(図 44) ※

スプリングの向きに注意してください。スプリングは、 図 44-1 のように上側が凸になるように取り付けます。

Up(上) SPRING (スプリング) FRAME(フレーム) Hook (フック) Fig. 44-1(図 44-1)

Fig. 44(図 44)

26-3.

White Key (Black Key) See procedure 9-10

26-3. 白鍵(黒鍵) 9-10 項参照

26-4.

GH3 EBUS L Circuit Board Tighten the five (5) screws marked [260A] and the screw marked [262A] to fix the GH3 EBUS L circuit board. (Fig. 38)

26-4. GH3 EBUS L シート GH3 EBUS L シートを取り付け、 [260A]のネジ 5 本と[262A]のネジ 1 本を取り付けます。 (図 38)

26-5.

GH3 EBUS M Circuit Board Tighten the four (4) screws marked [260B], the screw marked [262A] and the screw marked [262B] to fix the GH3 EBUS M circuit board. (Fig. 38)

26-5. GH3 EBUS M シート GH3 EBUS M シートを取り付け、 [260B]のネジ 4 本、[262A]のネジ 1 本、 [262B]のネジ 1 本を 取り付けます。(図 38)

*

When installing the circuit boards, set it under hooks to align the triangle marks of the circuit board and projection parts of the frame as shown in figure 45.

26-6.

GH3 EBUS H Circuit Board Tighten the five (5) screws marked [260C] and the screw marked [262B] to fix the GH3 EBUS H circuit board. (Fig. 38)

GH3 EBUS M



GH3 EBUS M シートを取り付ける際は、フレーム裏側 にあるフック位置と基板の△マークが一致していること を確認してください。(図 45)

26-6. GH3 EBUS H シート GH3 EBUS H シートを取り付け、 [260C]のネジ 5 本と[262B]のネジ 1 本を取り付けます。 (図 38)

Hook(フック)

Triangle mark(△マーク) Fig. 45(図 45)

37

CVP-505/CVP-505PE/CVP-505PM

LSI PIN DESCRIPTION(LSI 端子機能表) AK4396VF-E2 (X8324A00) DAC (Digital to Analog Converter) ..........................................................38 AK5381VT-E2 (X5219A0R) ADC (Analog to Digital Converter) ..........................................................38 DM9000AEP (X7029A00) LAN CONTROLLER .................................................................................39 HD6417727F160CV (X2890B00) CPU ...............................................................................................40 M38044M4-C16FPU0 (X4406101) LED DRIVER/SWITCH SCAN .....................................................39 MB3516APF-G-BND-EF (X2314A00) RGB ENCODER .....................................................................41 MPD6S004S (X4404A01) DC-DC CONVERTER ...............................................................................50 R8A02032BG (X8810A00) CPU (SWX02) .....................................................................................42-43 S1L50553F21Y000 (X4195A0R) MCI (Gate Array) ............................................................................41 SN75LVDS84ADGGR (X4212A0R) LVDS TRANSMITTER ...............................................................44 SN75LVDS86ADGGR (X6818A00) LVDS RECEIVER .......................................................................44 T6TJ3XBG-0001 (X8940A00) SWP51L .........................................................................................46-47 TMS320DA150PGE16D (X3803A00) DSP (Digital Signal Processor) ................................................45 TUSB2046BVFR (X4704A0R) 4-PORT USB HUB .............................................................................48 YGV628B-VZ (X6356B00) RGB CONTROLLER AVDP7 ...................................................................49 µPD780031AYGK-N06 (X259920R) E-TKS .......................................................................................48

AK4396VF-E2 (X8324A00) DAC (Digital to Analog Converter) PIN NO.

NAME

I/O

FUNCTION

1 2 3 4 5 6 7 8 9 10 11 12 13 14

DVSS DVDD MCLK PDN BICK SDATA LRCK SMUTE/CSN DFS0/CAD0 DEM0/CCLK DEM1/CDTI DIF0 DIF1 DIF2

I I I I I I I I I I I I

Digital ground Digital power supply +3.3 V Master clock input Power-down mode Audio serial data clock Audio serial data input L/R clock Soft mute/Chip select Sampling speed mode select/Chip address 0 De-emphasis enable 0/Control data clock De-emphasis enable 1/Control data input Digital input format

PIN NO.

NAME

I/O

15 TTL I VREFL 16 I 17 VREFH I AVDD 18 19 AVSS 20 AOUTRO 21 AOUTR+ O 22 AOUTLO 23 AOUTL+ O 24 VCOM O 25 P/S I 26 TST1/DZFL O 27 TST2/CAD1 I 28 ACKS/DZFR I/O

DMH: IC400 FUNCTION CMOS/TTL level select Low level voltage reference input High level voltage reference input Analog power supply +5 V Analog ground Rch negative analog output Rch positive analog output Lch negative analog output Lch positive analog output Common voltage output Parallel/serial select Test 1/Lch zero input detect Test 2/Chip address 1 Master clock auto setting mode/Rch zero input detect

AK5381VT-E2 (X5219A0R) ADC (Analog to Digital Converter)

38

PIN NO.

NAME

I/O

1 2 3 4 5 6 7 8

AINR AINL CKS1 VCOM AGND VA VD DGND

I I I O -

FUNCTION

Rch Analog input pin Lch Analog input pin Mode select 1 pin Common voltage output pin Analog ground Analog power supply Digital power supply Digital ground

PIN NO.

NAME

I/O

9 10 11 12 13 14 15 16

SDTO LRCK MCLK SCLK PDN DIF CKS2 CKS0

O I/O I I/O I I I I

DMH: IC404,405 FUNCTION

Audio serial data output pin Output channel clock pin Master clock input pin Audio serial data clock pin Power down mode pin Audio interface format pin Mode select 2 pin Mode select 0 pin

CVP-505/CVP-505PE/CVP-505PM

DM9000AEP (X7029A00) LAN CONTROLLER PIN NO.

NAME

I/O

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24

BGRES RXVDD25 RX+ RXRXGND TXGND TX+ TXTXVDD25 SD7 SD6 SD5 SD4 SD3 GND SD2 SD1 SD0 EEDIO EECK EECS SD15 VDD SD14

I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O O O I/O I/O

FUNCTION Bandgap pin Power output +2.5 V TP RX input RX ground TX ground TP TX output Power output +2.5 V Processor data bus Digital ground Processor data bus IO data to EEPROM Clock to EEPROM Chip select to EEPROM Processor data bus Digital power supply +3.3 V Processor data bus

DMH: IC800

PIN NO.

NAME

I/O

25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48

SD13 SD12 SD11 SD10 SD9 VDD SD8 CMD GND INT IOR IOW CS LED2 LED1 PWRST TEST VDD X2 X1 GND SD RXGND BGGND

I/O I/O I/O I/O I/O I/O I O I I I O O I I O I I -

FUNCTION

Processor data bus Digital power supply +3.3 V Processor data bus Command type Digital ground Interrupt request Processor read command Processor write command Chip select Link/Active LED Speed LED Power on reset Operation mode Digital power supply +3.3 V Crystal 25 MHz out Crystal 25 MHz in Digital ground Fiber-optic signal detect RX ground Bandgap ground

M38044M4-C16FPU0 (X4406101) LED DRIVER/SWITCH SCAN PIN NO. 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32

NAME

I/O

P62/AN2 P61/AN1 P60/AN0 P57/INT3 P56/PWM P55/CNTR1 P54/CNTR0 P53/SRDY2 P52/SCLK2 P51/SOUT2 P50/SIN2 P47/SRDY1/CNTR2 P46/SCLK1 P45/TXD1 P44/RXD1 P43/INT2 P42/INT1 CNVSS RESET P41/INT00/XCIN P40/INT40/XCOUT XIN XOUT VSS P27(LED7) P26(LED6) P25(LED5) P24(LED4) P23(LED3) P22(LED2) P21(LED1) P20(LED0)

I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I I I/O I/O I O I/O I/O I/O I/O I/O I/O I/O I/O

PIN NO. 33 Port6 / A-D converter input 34 35 Port5 / Interrupt input 36 Port5 / PWM output 37 Port5 / Timer Y 38 Port5 / Timer X 39 Port5 / Serial ready 40 Port5 / Serial clock 41 Port5 / Serial output 42 Port5 / Serial input 43 Port4 / Serial ready / Timer Z 44 Port4 / Serial clock 45 Port4 / Transmit data 46 Port4 / Receive data 47 48 Port4 / Interrupt input 49 Ground 50 Reset input 51 Port4 / Interrupt input / Sub-clock generating input 52 Port4 / Interrupt input / Sub-clock generating output 53 Clock input 54 Clock output 55 Ground 56 57 58 59 60 Port2 61 62 63 64 FUNCTION

NAME

I/O

P17 P16 P15 P14 P13 P12 P11/INT01 P10/INT41 P07/AN15 P06/AN14 P05/AN13 P04/AN12 P03/AN11 P02/AN10 P01/AN9 P00/AN8 P37/SRDY3 P36/SCLK3 P35/TXD3 P34/RXD3 P33/SCL P32/SDA P31/DA2 P30/DA1 VCC VREF AVSS P67/AN7 P66/AN6 P65/AN5 P64/AN4 P63/AN3

I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I I I/O I/O I/O I/O I/O

EIF: IC2 FUNCTION

Port1

Port1 / Interrupt input

Port0 / A-D converter input

Port3 / Serial ready Port3 / Serial clock Port3 / Transmit data Port3 / Receive data Port3 / Serial clock Port3 / Serial data Port3 / D-A converter output Power supply +5V Reference voltage Analog ground Port6 / A-D converter input

39

CVP-505/CVP-505PE/CVP-505PM

HD6417727F160CV (X2890B00) CPU

40

PIN NO. 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120

NAME

I/O

Vcc-RTC XTAL2 EXTAL2 Vss-RTC MD1 MD2 NMI IRQ0/IRL0_/PTH[0] IRQ1/IRL1_/PTH[1] IRQ2/IRL2_/PTH[2] IRQ3/IRL3_/PTH[3] IRQ4/PTH[4] VEPWC VCPWC MD5 /BREQ /BACK VssQ CKIO2 VccQ D31/PTB[7] D30/PTB[6] D29/PTB[5] D28/PTB[4] D27/PTB[3] D26/PTB[2] D25/PTB[1] D24/PTB[0] VssQ D23/PTA[7] VccQ D22/PTA[6] D21/PTA[5] D20/PTA[4] Vss D19/PTA[3] Vcc D18/PTA[2] D17/PTA[1] D16/PTA[0] D15 VssQ D14 VccQ D13 D12 D11 D10 D9 D8 D7 D6 VssQ D5 VccQ D4 D3 D2 D1 D0 A0 A1 A2 VssQ A3 VccQ A4 A5 A6 A7 A8 A9 A10 A11 VssQ A12 VccQ A13 A14 A15 A16 A17 A18 A19 A20 VssQ A21 VccQ A22 A23 Vss A24 Vcc A25 BS_/PTK[4] RD_ WE0_/DQMLL WE1_/DQMLU/WE WE2_/DQMUL/ICIORD_/PTK[6] VssQ WE3_/DQMUU/ICIOWR_/PTK{7} VccQ RD/WR_ PTE[7]/PCC0RDY/AUDSYNC_ /CS0 /CS2 /CS3 /CS4/PTK[2] /CS5/CE1A_/PTK[3} /CS6/CE1B_ CE2A_/PTE[4] CE2B_/PTE[5] AFE_HC1/USB1d_DPLS/PTK[0] AFE_RLYCNT_/USB1d_DMNS/PTK[1] VssQ AFE_SCLK/USB1d_TXDPLS VccQ PTM[7]/PTINT[7]/AFE_FS/USB1d_RCV PTM[6]/PTINT[6]/AFE_RXIN/USB1d_SPEED PTM[5]/PTINT[5]/AFE_TXOUT/USB1d_TXSE0

I I I I I O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O O O O O O O O O O O O O O O I I I I

FUNCTION Power supply for RTC (1.9V) Not in use (XTAL for internal RTC) Power supply for RTC (0V) Clock mode setting Not in use (Non-maskable interrupt request)

External interrupt request

VEE control pin for LCD panel VCC control pin for LCD panel Big endian setting Not in use (bus request) Bus acknowledge VssQ System clock output VccQ

Data bus

VssQ Data bus VccQ Data bus Vss Data bus Vcc Data bus VssQ Data bus VccQ

Data bus

VssQ Data bus VccQ

Data bus

Address bus VssQ Address bus VccQ

Address bus

VssQ Address bus VccQ

Address bus

VssQ Address bus VccQ Address bus Vss Address bus Vcc Address bus Not connected (bus cycle start signal) Read strobe Write 0 signal Write 1 signal Write 2 signal VssQ Write 3 signal VccQ Read/Write I/O Chip Select 0 Chip Select 2 Chip Select 3 Chip Select 4 Chip Select 5 Chip Select 6 Output port (SWP50 Reset) Output port (PLG Board Reset) SPD DATA SPD CL VssQ Not in use (USB1 D+ transmission) VccQ Not in use

DMH: IC3 PIN NO. 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240

NAME

I/O

PTM[4]/PINT[4]/AFE_RDET_/USB1d_TXDMNS Reserved/USB1d_SUSPEND USB1_ovr_crnt/USBF_VBUS USB2_ovr_crnt_ RTS2_/USB1d_TXENL PTE[2]/USB1_pwr_en PTE[1]/USB2_pwr_en CKE/PTK[5] /RAS3/PTJ[0] Reserved/PTJ[1] Reserved//CAS/PTJ[2] VssQ Reserved/PTJ[3] VccQ Reserved/PTJ[4] Reserved/PTJ[5] Vss PTD[5]/CL1 Vcc PTD[7]/DON PTE[6]/M_DISP PTE[3]/FLM PTE[0]/TDO PCC0RESET/DRACK0 PCC0DRV_/DACK0_ /WAIT /RESETM /ADTRG/PTH[5] /IOIS16/PTG[7] /ASEMD0 PTG[5]/ASEBRKAK_ PTG[4] PCC0BVD2/PTG[3]/AUDATA[3] PCC0BVD1/PTG[2]/AUDATA[2] Vss PCC0CD2/PTG[1]/AUDATA[1] Vcc PCC0CD1/PTG[0]/AUDATA[0] VssQ PTF[7]/PINT[15]/TRST_ VccQ PTF[6]/PINT[14]/TMS PTF[5]/PINT[13]/TDI PTF[4]/PINT[12]/TCK PTF[3]/PINT[11]/Reserved PCCREG_/PTF[2]/Reserved PCC0VS1_/PTF[1]/Reserved PCC0VS2_/PTF[0]/Reserved MD0 Vcc-PLL1 CAP1 Vss-PLL1 Vss-PLL2 CAP2 Vcc-PLL2 PCC0WAIT_/PTH[6]/AUDCK Vss Vcc XTAL EXTAL LCD15/PTM[3]/PINT[10] LCD14/PTM[2]/PINT[9] LCD13/PTM[1]/PINT[8] LCD12/PTM[0] STATUS0/PTJ[6] STATUS1/PTJ[7] CL2/PTH[7] VssQ CKIO VccQ TxD0/SCPT[0] SCK0/SCPT[1] TxD_SIO/SCPT[2] SIOMCLK/SCPT[3] TxD2/SCPT[4] SCK_SIO/SCPT[5] SIOFSYNC/SCPT[6] RxD0/SCPT[0] RxD_SIO/SCPT[2] Vss RxD2/SCPT[4] Vcc SCPT[7]/CTS2_/IRQ5 LCD11/PTC[7]/PINT[3] LCD10/PTC[6]/PINT[2] LCD9/PTC[5]/PINT[1] VssQ LCD8/PTC[4]/PINT[0] VccQ LCD7/PTD[3] LCD6/PTD[2] LCD5/PTC[3] LCD4/PTC[2] LCD3/PTC[1] LCD2/PTC[0] LCD1/PTD[1] LCD0/PTD[0] DREQ0_/PTD[4] LCK/UCLK/PTD[6] /RESETP CA MD3 MD4 /Scan_testen Avcc_USB USB1_P USB1_M Avss_USB USB2_P USB2_M Avcc_USB Avss AN[2]/PTL[2] AN[3]/PTL[3] AN[4]/PTL[4] AN[5]/PTL[5] Avcc AN[6]/PTL[6]/DA[1] AN[7]/PTL[7]/DA[0] Avss

I O I O O O O O O O O O O O O O O O O O I I I I I I I I I I I I I I I I I I I I O O O O O O O O O O i i i I O O O O O O O O O O O O I I IO IO IO IO I I I I I O -

FUNCTION Not in use USB function VBUS USB2_HOST2 over current detection Not in use USB1 voltage control USB2 voltage control Enable (SDRAM) RAS for SDRAM Not in use CAS for SDRAM VssQ Output port (DAC Reset) VccQ Output port (SIO Reset) Output port (DAC Mute) Vss LCD line clock Vcc LCD DISPLAY ON LCD alternater LCD frame line marker JTAG (test data output) DMA request acceptance DMA acknowledge Hardware wait request Manual reset request Analog A/D trigger

Not in use

Vss Not in use Vcc Not in use VssQ Not in use VccQ

Not in use

Clock mode setting Power supply for Vcc_PLL1 - PLL1(1.9V) External capacitance for CAP1 _ PLL1 Power supply for Vss_PLL1 _ PLL1(0V) Power supply for Vss_PLL2 _ PLL2 (0V) External capacitance for CAP2 _ PLL2 Power supply for Vcc_PLL2 _ PLL2 (1.9V) Not in use Vss Vcc Clock oscillator External clock Not in use Input port (Flash ROM RY/BY) Output port (Flash ROM write protect) Output port (Flash ROM ACC) LCD clock output VssQ System clock input/output (for SDRAM) VccQ Output port for SCI Not in use Output port for SCI Not in use Receiving data 0 Not in use Vss Receiving data 2 Vcc Not in use Output port (PLG CLOCK ON/OFF) Not in use VssQ Not in use VccQ LCD DATA7 LCD DATA6 LCD DATA5 LCD DATA4 LCD DATA3 LCD DATA2 LCD DATA1 LCD DATA0 DMA request USB clock Power on reset request Hardware standby request Bus width setting for area0 Test pin (fixed to 3.3V) USB analog power supply (3.3V) USB1 data input/output (+) USB1 data input/output (-) USB analog power supply (0V) USB2 data input/output (+) USB2 data input/output (-) USB analog power supply (3.3V) A/D analog power supply (0V) AD converter input A/D analog power supply (3.3V) AD converter input DA converter output (LCD contrast) A/D analog power supply (0V)

CVP-505/CVP-505PE/CVP-505PM

MB3516APF-G-BND-EF (X2314A00) RGB ENCODER PIN NO.

NAME

1 GND1 2 R-IN 3 G-IN 4 B-IN 5 N.C. 6 fsc-IN 7 NTSC/PAL-IN 8 N.C. 9 N.C. 10 CSYNC-IN 11 N.C. 12 Vcc1

I/O I I I I I I -

FUNCTION Ground Analog R signal input Analog G signal input Analog B signal input Not used Subcarrier input NTSC/PAL selector Not used Not used Composite sync signal input Not used Power supply +5 V

PIN NO.

NAME

13 N.C. 14 N.C. 15 CROMA-OUT 16 Y-OUT 17 Y-TRAP 18 N.C. 19 Vcc2 20 VIDEO-OUT 21 B-OUT 22 G-OUT 23 R-OUT 24 GND2

DMH: IC606 I/O O O O O O O -

FUNCTION Not used Not used Chrominance signal output Y-signal output Luminance signal band control Not used Power supply +5 V Composite video signal output Analog B signal output Analog G signal output Analog R signal output Ground

S1L50553F21Y000 (X4195A0R) MCI (Gate Array) PIN NO.

NAME

I/O

1 I CLKI 2 O CLKO 3 VDD 4 SCANENB I/O 5 ATPGENB I/O 6 VSS 7 PLLTEST I 8 PLLRES I 9 PLLVSS MVDD 10 11 PLLVSS AVDD 12 13 CHG0 14 LPVSS 15 VSS 16 MIRQ I/O 17 I MCS 18 I MWR 19 I MRD 20 MA 21 VDD MD0 22 I/O MD1 23 I/O MD2 24 I/O MD3 25 I/O MD4 26 I/O MD5 27 I/O MD6 28 I/O MD7 29 I/O VSS 30 31 I/O MD8 32 VDD 33 I/O MD9 34 I/O MD10 35 I/O MD11 36 I/O MD12 37 I/O MD13 38 I/O MD14 39 I/O MD15 40 VSS

FUNCTION

Clock Power supply Scan enable Ground Test Reset Ground Power supply Ground Analog power supply Ground Interrupt request Control port Write Read Power supply

DRAM data bus

Ground DRAM data bus Power supply

DRAM data bus

Ground

DMH: IC201

PIN NO.

NAME

I/O

41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80

VDD RESET VSS OUT4 OUT3 INP2 INP1 INP0 TESTENB VSS OSCO VDD OSCI VSS SIRQ SCS SWR SRD SA VSS VDD SD0 SD1 SD2 SD3 SD4 SD5 SD6 SD7 VSS SD8 VDD SD9 SD10 SD11 SD12 SD13 SD14 SD15 VSS

I O O I I I I/O -

Power supply Reset Ground

-

Power supply

FUNCTION

Output Input Test enable Ground

I/O I I I

Ground Interrupt request Control port Write Read

I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O -

Ground Power supply

Serial data

Ground Serial data Power supply

Serial data

Ground

41

CVP-505/CVP-505PE/CVP-505PM

R8A02032BG (X8810A00) CPU (SWX02) PIN OUTER NO. NO. A1 1 A2 2 A3 3 A4 4 A5 5 A6 6 A7 7 A8 8 A9 9 10 A10 11 A11 12 A12 13 A13 14 A14 15 A15 16 A16 17 A17 18 A18 19 A19 20 A20 B1 21 B2 22 B3 23 B4 24 B5 25 B6 26 B7 27 B8 28 B9 29 30 B10 31 B11 32 B12 33 B13 34 B14 35 B15 36 B16 37 B17 38 B18 39 B19 40 B20 C1 41 C2 42 C3 43 C4 44 C5 45 C6 46 C7 47 C8 48 C9 49 50 C10 51 C11 52 C12 53 C13 54 C14 55 C15 56 C16 57 C17 58 C18 59 C19 60 C20 D1 61 D2 62 D3 63 D4 64 D5 65 D6 66 D7 67 D8 68 D9 69 70 D10 71 D11 72 D12 73 D13 74 D14 75 D15 76 D16 77 D17 78 D18 79 D19

42

NAME

I/O

VSS AN2 AN1 VSS RxD1 SCK1 UCLK VSS FUNC_DM VSS HOST_DM POWER_ENB XTAL EXTAL VSS CS7N/PJ6 TRSTN TDI TCK VCCQ MD15 VSS AN3 AN0 VSS TxD1 TxD0 VSS FUNC_DP VSS HOST_DP SCL VSS VSS CS4N/PJ3 TIOC0A/PJ7 TESTN TMS VCCQ VCCQ MD13 MD14 VSS VREFADC VSSADC VSS RxD0 VSS VBUS VSS OVER_CURRENT_N SDA CS0N CS2N/PJ1 CS5N/PJ4 ASEMDN TDO VCCQ VDDPLL VDDPLL MD10 MD11 MD12 VSS VCCADC VSS RESN VCCQ PULLUP_ENB VCCQ UCTL EICN CS1N/PJ0 CS3N/PJ2 CS6N/PJ5 ASEBRKAKN VCCQ VCCQ VSSPLL

I I I I I I/O I/O O O I O I I I I/O I I O O I/O I/O I/O O O I I I/O I/O I I I I/O O O O I O I/O I/O I/O I O I O O O O I/O -

FUNCTION Ground ADC analog input 2 ADC analog input 1 Ground Serial input 1 External sync. clock input 1 USB external clock input (48 MHz) Ground USB function data Ground USB host data USB voltage enable Crystal oscillator output Crystal oscillator input (16.9344 MHz) Ground SH2A-CPU chip select 7 JTAG test reset input JTAG test data input JTAG test clock input Power supply +3.3 V Wave memory data bus 15 Ground ADC analog input 3 ADC analog input 0 Ground Serial output 1 Serial output 0 Ground USB function data + Ground USB host data + E bus (I2C) clock input/output (5V compatible) Ground SH2A-CPU chip select 4 PWM output Test input JTAG test mode select input Power supply +3.3 V Wave memory data bus 13 Wave memory data bus 14 Ground ADC reference power supply +3.3 V ADC analog ground Ground Serial input 0 Ground USB cable connection monitor (5V compatible) Ground USB overcurrent detection (5V compatible) E bus (I2C) data input/output (5V compatible) SH2A-CPU chip select 0 SH2A-CPU chip select 2 SH2A-CPU chip select 5 Debug mode configuration JTAG test data output Power supply +3.3 V PLL analog power supply +1.2 V Wave memory data bus 10 Wave memory data bus 11 Wave memory data bus 12 Ground ADC analog power supply +3.3 V Ground Hardware reset Power supply +3.3 V USB pull-up enable Power supply +3.3 V USB output control E bus reset output SH2A-CPU chip select 1 SH2A-CPU chip select 3 SH2A-CPU chip select 6 Emulator break Power supply +3.3 V PLL analog ground

DMH: IC202 PIN OUTER NO. NO. 80 D20 E1 81 E2 82 E3 83 E4 84 E5 85 E6 86 E7 87 E8 88 E9 89 90 E10 91 E11 92 E12 93 E13 94 E14 95 E15 96 E16 97 E17 98 E18 99 E19 100 E20 F1 101 F2 102 F3 103 F4 104 F5 105 106 F16 107 F17 108 F18 109 F19 110 F20 G1 111 G2 112 G3 113 G4 114 G5 115 116 G16 117 G17 118 G18 119 G19 120 G20 H1 121 H2 122 H3 123 H4 124 H5 125 126 H16 127 H17 128 H18 129 H19 130 H20 J1 131 J2 132 J3 133 J4 134 J5 135 J9 136 137 J10 138 J11 139 J12 140 J16 141 J17 142 J18 143 J19 144 J20 K1 145 K2 146 K3 147 K4 148 K5 149 K9 150 151 K10 152 K11 153 K12 154 K16 155 K17 156 K18 157 K19 158 K20

NAME

I/O

VSSPLL MD6 MD7 MD8 MD9 VDD VDD VSS VCCQ VSS VCCQ VCCQ VSS VCCQ VSS VDD VDD D31/PF7 D30/PF6 D29/PF5 D28/PF4 MD2 MD3 MD4 MD5 VDD VDD D27/PF3 D26/PF2 D25/PF1 D24/PF0 MA2 MA1 MD0 MD1 VSS VSS D23/PE7 D22/PE6 D21/PE5 D20/PE4 MA6 MA5 MA4 MA3 VCCQ VCCQ D19/PE3 D18/PE2 VCCQ VCCQ MA10 MA9 MA8 MA7 VSS VSS VSS VSS VSS VSS D17/PE1 D16/PE0 CKOEN CKIO MA14 MA13 MA12 MA11 VDD VSS VSS VSS VSS VDD CKE D15 VSS VSS

I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O O O I/O I/O I/O I/O I/O I/O O O O O I/O I/O O O O O I/O I/O I O O O O O O I/O -

FUNCTION PLL analog ground Wave memory data bus 6 Wave memory data bus 7 Wave memory data bus 8 Wave memory data bus 9 Power supply +1.2 V Ground Power supply +3.3 V Ground Power supply +3.3 V Ground Power supply +3.3 V Ground Power supply +1.2 V SH2A-CPU data bus 31 SH2A-CPU data bus 30 SH2A-CPU data bus 29 SH2A-CPU data bus 28 Wave memory data bus 2 Wave memory data bus 3 Wave memory data bus 4 Wave memory data bus 5 Power supply +1.2 V SH2A-CPU data bus 27 SH2A-CPU data bus 26 SH2A-CPU data bus 25 SH2A-CPU data bus 24 Wave memory address bus 2 Wave memory address bus 1 Wave memory data bus 0 Wave memory data bus 1 Ground SH2A-CPU data bus 23 SH2A-CPU data bus 22 SH2A-CPU data bus 21 SH2A-CPU data bus 20 Wave memory address bus 6 Wave memory address bus 5 Wave memory address bus 4 Wave memory address bus 3 Power supply +3.3 V SH2A-CPU data bus 19 SH2A-CPU data bus 18 Power supply +3.3 V Wave memory address bus 10 Wave memory address bus 9 Wave memory address bus 8 Wave memory address bus 7

Ground

SH2A-CPU data bus 17 SH2A-CPU data bus 16 Clock output control for SDRAM Clock output for SDRAM Wave memory address bus 14 Wave memory address bus 13 Wave memory address bus 12 Wave memory address bus 11 Power supply +1.2 V Ground Power supply +1.2 V Clock enable for SDRAM SH2A-CPU data bus 15 Ground

CVP-505/CVP-505PE/CVP-505PM

PIN OUTER NO. NO. L1 159 L2 160 L3 161 L4 162 L5 163 L9 164 165 L10 166 L11 167 L12 168 L16 169 L17 170 L18 171 L19 172 L20 M1 173 M2 174 M3 175 M4 176 M5 177 M9 178 179 M10 180 M11 181 M12 182 M16 183 M17 184 M18 185 M19 186 M20 N1 187 N2 188 N3 189 N4 190 N5 191 192 N16 193 N17 194 N18 195 N19 196 N20 P1 197 P2 198 P3 199 P4 200 P5 201 202 P16 203 P17 204 P18 205 P19 206 P20 R1 207 R2 208 R3 209 R4 210 R5 211 212 R16 213 R17 214 R18 215 R19 216 R20 T1 217 T2 218 T3 219 T4 220 T5 221 T6 222 T7 223 T8 224 T9 225 226 T10 227 T11 228 T12 229 T13 230 T14 231 T15 232 T16 233 T17 234 T18 235 T19 236 T20 U1 237

NAME

I/O

FUNCTION

MA15 MA16 MA17 MA18 VDD VSS VSS VSS VSS VDD D11 D12 D13 D14 MA19 MA20 MA21 MA22 VSS VSS VSS VSS VSS VSS D7 D8 D9 D10 MA23/PG4 MA24/PG5 MA25/PG6 MA26/PG7 VCCQ VCCQ D3 D4 D5 D6 MCS3N/PG3 MCS2N/PG2 MCS1N/PG1 MWRN/PG0 VSS VSS RD/WRN D0 D1 D2 MCS0N MRDN BTCHG PA0 VDD VDD WE3N/DQMUU/PH3 RASLN CASLN RDN PA1 PA2 PA3 PA4 VDD VDD VSS VCCQ VSS VCCQ VCCQ VSS VCCQ VSS VDD VDD A0/PH4 WE0N/DQMLL/PH0 WE1N/DQMLU/PH1 WE2N/DQMUL/PH2 PA5

O O O O I/O I/O I/O I/O O O O O I/O I/O I/O I/O O O O O I/O I/O I/O I/O O O O O O I/O I/O I/O O O I I/O O O O O I/O I/O I/O I/O O O O O I/O

Wave memory address bus 15 Wave memory address bus 16 Wave memory address bus 17 Wave memory address bus 18 Power supply +1.2 V Ground Power supply +1.2 V SH2A-CPU data bus 11 SH2A-CPU data bus 12 SH2A-CPU data bus 13 SH2A-CPU data bus 14 Wave memory address bus 19 Wave memory address bus 20 Wave memory address bus 21 Wave memory address bus 22

Ground

SH2A-CPU data bus 7 SH2A-CPU data bus 8 SH2A-CPU data bus 9 SH2A-CPU data bus 10 Wave memory address bus 23 Wave memory address bus 24 Wave memory address bus 25 Wave memory address bus 26 Power supply +3.3 V SH2A-CPU data bus 3 SH2A-CPU data bus 4 SH2A-CPU data bus 5 SH2A-CPU data bus 6 Wave memory chip select 3 Wave memory chip select 2 Wave memory chip select 1 Wave memory write enable Ground SH2A-CPU read/write enable SH2A-CPU data bus 0 SH2A-CPU data bus 1 SH2A-CPU data bus 2 Wave memory chip select 0 Wave memory read enable BOOT ROM switching control Parallel port A0 Power supply +1.2 V Writing byte of D31 - D24/Selecting D31 - D24 in case of SDRAM RAS output for SDRAM CAS output for SDRAM SH2A-CPU read enable Parallel port A1 Parallel port A2 Parallel port A3 Parallel port A4 Power supply +1.2 V Ground Power supply +3.3 V Ground Power supply +3.3 V Ground Power supply +3.3 V Ground Power supply +1.2 V SH2A-CPU address bus 0 Writing byte of D7 - D0/Selecting D7 - D0 in case of SDRAM Writing byte of D15 - D8/Selecting D15 - D8 in case of SDRAM Writing byte of D23 - D16/Selecting D23 - D16 in case of SDRAM Parallel port A5

PIN OUTER NO. NO. 238 U2 239 U3 240 U4 241 U5 242 U6 243 U7 244 U8 245 U9 246 U10 247 U11 248 U12 249 U13 250 U14 251 U15 252 U16 253 U17 254 U18 255 U19 256 U20 257 V1 258 V2 259 V3 260 V4 261 V5 262 V6 263 V7 264 V8 265 V9 266 V10 267 V11 268 V12 269 V13 270 V14 271 V15 272 V16 273 V17 274 V18 275 V19 276 V20 277 W1 278 W2 279 W3 280 W4 281 W5 282 W6 283 W7 284 W8 285 W9 286 W10 287 W11 288 W12 289 W13 290 W14 291 W15 292 W16 293 W17 294 W18 295 W19 296 W20 297 Y1 298 Y2 299 Y3 300 Y4 301 Y5 302 Y6 303 Y7 304 Y8 305 Y9 306 Y10 307 Y11 308 Y12 309 Y13 310 Y14 311 Y15 312 Y16 313 Y17 314 Y18 315 Y19 316 Y20

NAME

I/O

PA6 PA7 VCCQ ED1/PC1 ED5/PC5 ED9/PD1 ED13/PD5 EA2/PK1 ECSN BCLK IRQ0 A25 A21 A17 A13 VCCQ A3 A2 A1 PB0 PB1 VCCQ PB6 ED2/PC2 ED6/PC6 ED10/PD2 ED14/PD6 EA3/PK2 SDI0/PK5 WCLK2/SDO2 IRQ1 BW_MD0 A22/PH5 A18 A14 A10 VCCQ A5 A4 PB2 VCCQ PB4 PB7 ED3/PC3 ED7/PC7 ED11/PD3 ED15/PD7 ERDN/PK3 SDI1/PK6 WCLK SYSCLK2 WAITN/PK7 A23/PH6 A19 A15 A11 A8 VCCQ A6 VCCQ PB3 PB5 ED0/PC0 ED4/PC4 ED8/PD0 ED12/PD4 EA1/PK0 EWRN/PK4 SDO0 SDO1 SYSCLK SYI A24/PH7 A20 A16 A12 A9 A7 VCCQ

I/O I/O I/O I/O I/O I/O I I O I O O O O O O O I/O I/O I/O I/O I/O I/O I/O I I O I I O O O O O O I/O I/O I/O I/O I/O I/O I/O I I O O I O O O O O O I/O I/O I/O I/O I/O I/O I I O O O I O O O O O O -

FUNCTION Parallel port A6 Parallel port A7 Power supply +3.3 V External CPU data bus 1 External CPU data bus 5 External CPU data bus 9 External CPU data bus 13 External CPU address bus 2 External CPU chip select Bit clock output Interrupt input 0 SH2A-CPU address bus 25 SH2A-CPU address bus 21 SH2A-CPU address bus 17 SH2A-CPU address bus 13 Power supply +3.3 V SH2A-CPU address bus 3 SH2A-CPU address bus 2 SH2A-CPU address bus 1 Parallel port B0 Parallel port B1 Power supply +3.3 V Parallel port B6 External CPU data bus 2 External CPU data bus 6 External CPU data bus 10 External CPU data bus 14 External CPU address bus 3 Serial audio input 0 Word clock output 2/Serial audio output 2 Interrupt input 1 SH2A-CPU data bus width configuration SH2A-CPU address bus 22 SH2A-CPU address bus 18 SH2A-CPU address bus 14 SH2A-CPU address bus 10 Power supply +3.3 V SH2A-CPU address bus 5 SH2A-CPU address bus 4 Parallel port B2 Power supply +3.3 V Parallel port B4 Parallel port B7 External CPU data bus 3 External CPU data bus 7 External CPU data bus 11 External CPU data bus 15 External CPU read enable Serial audio input 1 Word clock output Clock output 2 External wait input SH2A-CPU address bus 23 SH2A-CPU address bus 19 SH2A-CPU address bus 15 SH2A-CPU address bus 11 SH2A-CPU address bus 8 Power supply +3.3 V SH2A-CPU address bus 6 Power supply +3.3 V Parallel port B3 Parallel port B5 External CPU data bus 0 External CPU data bus 4 External CPU data bus 8 External CPU data bus 12 External CPU address bus 1 External CPU write enable Serial audio output 0 Serial audio output 1 Clock output Sync. input from external device SH2A-CPU address bus 24 SH2A-CPU address bus 20 SH2A-CPU address bus 16 SH2A-CPU address bus 12 SH2A-CPU address bus 9 SH2A-CPU address bus 7 Power supply +3.3 V

43

CVP-505/CVP-505PE/CVP-505PM

SN75LVDS84ADGGR (X4212A0R) LVDS TRANSMITTER PIN NO.

NAME

I/O

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24

D4 VCC D5 D6 GND D7 D8 VCC D9 D10 GND D11 D12 NC D13 D14 GND D15 D16 D17 VCC D18 D19 GND

I/O I/O I/O I/O I/O I/O I/O I/O I/O

FUNCTION

Data bus Power supply Data bus Ground Data bus Power supply Data bus Ground Data bus Not used

I/O I/O I/O I/O I/O I/O I/O -

Data bus Ground Data bus Power supply Data bus Ground

DMH: IC29

PIN NO.

NAME

I/O

25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48

D20 CLKIN SHTDN PLLGND PLLVCC PLLGND LVDSGND CLKOUTP CLKOUTM Y2P Y2M LVDSGND LVDSVCC Y1P Y1M Y0P Y0M LVDSGND NC D0 D1 GND D2 D3

I/O I

Data bus Input clock for CLKIN MIDI

O O

Ground Power supply

-

Ground Power supply

-

Ground Not used

I/O I/O I/O I/O

FUNCTION

Goround Clock output

Data bus Ground Data bus

SN75LVDS86ADGGR (X6818A00) LVDS RECEIVER

44

PIN NO.

NAME

I/O

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24

D17 D18 GND D19 D20 NC LVDSGND A0M A0P A1M A1P LVDSVcc LVDSGND A2M A2P CLKINM CLKINP LVDSGND PLLGND PLLVcc PLLGND SHTDN CLKOUT D0

I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I I I/O O I/O

FUNCTION Data bus Ground Data bus Not used Ground Serialization signals for D0 through D6 Serialization signals for D7 through D13 Power supply Ground Serialization signals for D14 through D20 Serialization signals for clock signal Ground Ground Power supply Ground Output control signals for clock and data bus Clock output Data bus

LVDS: IC1

PIN NO.

NAME

I/O

25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48

GND D1 D2 Vcc D3 D4 D5 GND D6 D7 D8 Vcc D9 GND D10 D11 D12 Vcc D13 GND D14 D15 D16 Vcc

I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O -

FUNCTION Ground Data bus Power supply Data bus Ground Data bus Power supply Data bus Ground Data bus Power supply Data bus Ground Data bus Power supply

CVP-505/CVP-505PE/CVP-505PM

TMS320DA150PGE16D (X3803A00) DSP (Digital Signal Processor) PIN NO. 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72

NAME

I/O

CVSS A22 CVSS DVDD A10 HD7 A11 A12 A13 A14 A15 CVDD HAS DVSS CVSS CVDD HCS HR/W READY PS DS IS R/W MSTRB IOSTRB MSC XF HOLDA IAQ HOLD BIO MP/MC DVDD CVSS BDR1 BFSR1 CVSS BCLKR1 HCNTL0 DVSS BCLKR0 BCLKR2 BFSR0 BFSR2 BDR0 HCNTL1 BDR2 BCLKX0 BCLKX2 CVSS HINT CVDD BFSX0 BFSX2 HRDY DVDD DVSS HD0 BDX0 BDX2 IACK HBIL NMI INT0 INT1 INT2 INT3 CVDD HD1 CVSS BCLKX1 DVSS

– I/O – – I/O I/O I/O I/O I/O I/O I/O – I – – – I I I O O O O O O O O O O I I I – – I I/O – I/O I – I/O I/O I/O I/O I I I I/O I/O – O – I/O I/O O – – I/O O O O I I I I I I – I/O – I/O –

PIN FUNCTION NO. 73 Ground 74 Address bus 75 Ground 76 Power supply +3.3 V 77 Address bus 78 Bidirectional data bus 79 80 81 Address bus 82 83 84 Power supply +1.6 V 85 Address strobe. 86 Ground 87 Ground 88 Power supply +1.6 V 89 Chip select. 90 Read/write. 91 Data ready. 92 93 Data, program, and I/O space select signals. 94 95 Read/write signal. 96 Memory strobe signal. 97 I/O strobe signal. 98 Microstate complete. 99 External flag output (latched software-programmable signal). 100 Hold acknowledge. 101 Instruction acquisition signal. 102 Hold input. 103 Branch control. Microprocessor/microcomputer mode select. 104 105 Power supply +3.3 V 106 Ground 107 Serial data receive input 108 Frame synchronization pulse for receive input. 109 Ground 110 Receive clock input. 111 Control inputs. 112 Ground 113 Receive clock input. 114 115 Frame synchronization pulse for receive input. 116 117 Serial data receive input 118 Control inputs. 119 Serial data receive input 120 Transmit clock. 121 122 Ground 123 Interrupt output. 124 Power supply +1.6 V 125 Frame synchronization pulse for transmit input/output. 126 127 Ready output. 128 Power supply +3.3 V 129 Ground 130 Bidirectional data bus 131 Serial data transmit output. 132 133 Interrupt acknowledge signal. 134 Byte identification. 135 Nonmaskable interrupt. 136 137 External user interrupt inputs. 138 139 140 Power supply +1.6 V 141 Bidirectional data bus 142 Ground 143 Transmit clock. 144 Ground

NAME

I/O

BFSX1 BDX1 DVDD DVSS CLKMD1 CLKMD2 CLKMD3 HPI16 HD2 TOUT EMU0 EMU1/OFF TDO TDI TRST TCK TMS CVSS CVDD HPIENA DVSS CLKOUT HD3 X1 X2/CLKIN RS D0 D1 D2 D3 D4 D5 A16 DVSS A17 A18 A19 A20 CVSS DVDD D6 D7 D8 D9 D10 D11 D12 HD14 D13 D14 D15 HD5 CVDD CVSS HDS1 DVSS HDS2 DVDD A0 A1 A2 A3 HD6 A4 A5 A6 A7 A8 A9 CVDD A21 DVSS

I/O O – – I I I I I/O O I/O I/O O I I I I – – I – O I/O O I I I/O I/O I/O I/O I/O I/O I/O – I/O I/O I/O I/O – – I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O – – I – I – I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O – I/O –

DMH: IC701 FUNCTION

Frame synchronization pulse for transmit input/output. Serial data transmit output. Power supply +3.3 V Ground Clock mode select signals. HPI16 mode selection Bidirectional data bus Timer output. Emulator 0 pin. Emulator 1 pin/disable all outputs. IEEE standard 1149.1 test data output. IEEE standard 1149.1 test data input. IEEE standard 1149.1 test reset. IEEE standard 1149.1 test clock. IEEE standard 1149.1 test mode select. Ground Power supply +1.6 V HPI module select. Ground Clock output signal. Bidirectional data bus Output pin from an internal oscillator for the crystal. Clock/oscillator input. Reset.

Data bus

Address bus Ground Address bus Ground Power supply +3.3 V

Data bus

Bidirectional data bus Data bus Bidirectional data bus Power supply +1.6 V Ground Data strobe. Ground Data strobe. Power supply +3.3 V Address bus Bidirectional data bus

Address bus

Power supply +1.6 V Address bus Ground

45

CVP-505/CVP-505PE/CVP-505PM

T6TJ3XBG-0001 (X8940A00) SWP51L (Tone Generator) PIN OUTER NO. NO. 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97

46

A1 A2 A3 A4 A5 A6 A7 A8 A9 A10 A11 A12 A13 A14 A15 A16 A17 A18 A19 A20 A21 A22 A23 A24 A25 A26 B1 B2 B3 B4 B5 B6 B7 B8 B9 B10 B11 B12 B13 B14 B15 B16 B17 B18 B19 B20 B21 B22 B23 B24 B25 B26 C1 C2 C3 C4 C5 C6 C7 C8 C9 C10 C11 C12 C13 C14 C15 C16 C17 C18 C19 C20 C21 C22 C23 C24 C25 C26 D1 D2 D3 D4 D5 D6 D7 D8 D9 D10 D11 D12 D13 D14 D15 D16 D17 D18 D19

NAME

I/O

VSS VSS HRD2 HRD0 HRD9 HRD11 HRD13 HRD15 RA1 RA3 RA5 RA7 RA9 RCLK RRAS RWEN LRD8 LRD10 LRD12 LRD14 LRD7 LRD5 LRD3 LRD1 VSS VSS VSS VSS HRD3 HRD1 HRD8 HRD10 HRD12 HRD14 RA0 RA2 RA4 RA6 RA8 RCLKE RCAS RQML LRD9 LRD11 LRD13 LRD15 LRD6 LRD4 LRD2 LRD0 VSS VSS HRD5 HRD4 VSS ADAT13 ADAT12 ADAT11 ADAT10 ADAT9 ADAT8 ADAT7 RA10 RA11 RA12 RA13 RQMH RCLKIN ADAT6 ADAT5 ADAT4 ADAT3 ADAT2 ADAT1 ADAT0 VSS VSS CD15 HRD7 HRD6 ADAT14 VSS VSS VDDS VDDS VDDS VDDS VDDS VDDS VDDS VDDS VDDC VDDC VDDC VDDC VDDC VDDC

I/O I/O I/O I/O I/O I/O O O O O O O O O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O O O O O O O O O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O O O O O O I I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O -

FUNCTION

PIN OUTER NO. NO.

98 99 100 101 102 DRAM data bus 103 104 105 106 107 108 DRAM address bus 109 110 111 SDRAM clock signal 112 DRAM row address strobe (RAS signal) 113 DRAM write enable 114 115 116 117 DRAM data bus (Lower data) 118 119 120 121 122 123 Ground 124 125 126 127 128 DRAM data bus 129 130 131 132 133 134 DRAM address bus 135 136 137 SDRAM clock enable DRAM column address strobe (CAS signal) 138 139 MASK signal (SDRAM) 140 141 142 143 DRAM data bus (Lower data) 144 145 146 147 148 Ground 149 150 DRAM data bus 151 152 Ground 153 154 155 156 Data bus (ABUS) 157 158 159 160 161 DRAM address bus 162 163 164 MASK signal (SDRAM) 165 SDRAM, DRAM clock input 166 167 168 169 Data bus (ABUS) 170 171 172 173 Ground 174 Data bus of internal register 175 176 DRAM data bus 177 Data bus (ABUS) 178 179 Ground 180 181 182 183 184 Power supply +3.3 V 185 186 187 188 189 190 191 Power supply +1.5 V 192 193 194 Ground

D20 D21 D22 D23 D24 D25 D26 E1 E2 E3 E4 E23 E24 E25 E26 F1 F2 F3 F4 F23 F24 F25 F26 G1 G2 G3 G4 G23 G24 G25 G26 H1 H2 H3 H4 H23 H24 H25 H26 J1 J2 J3 J4 J23 J24 J25 J26 K1 K2 K3 K4 K23 K24 K25 K26 L1 L2 L3 L4 L11 L12 L13 L14 L15 L16 L23 L24 L25 L26 M1 M2 M3 M4 M11 M12 M13 M14 M15 M16 M23 M24 M25 M26 N1 N2 N3 N4 N11 N12 N13 N14 N15 N16 N23 N24 N25 N26

DMH: IC303

NAME

I/O

VDDC VDDC VSS VSS CD14 CD13 CD12 ACLK ADIR ADAT15 VSS VSS CD11 CD10 CD9 MELI7 DITo AFRM VDDC VDDS CD8 CD7 CD6 MELI4 MELI5 MELI6 VDDC VDDS CD5 CD4 CD3 MELI1 MELI2 MELI3 VDDC VDDS CD2 CD1 CD0 BCLK ADLR MELI0 VDDC VDDS CA0 CA1 CA2 WCLK0 CK512 CK128 VDDC VDDS CA3 CA4 CA5 MELO6 MELO7 WCLK1 VDDC VSS VSS VSS VSS VSS VSS VDDS CA6 CA7 CA8 MELO3 MELO4 MELO5 VDDC VSS VSS VSS VSS VSS VSS VDDS CA9 CA10 CA11 MELO0 MELO1 MELO2 VDDC VSS VSS VSS VSS VSS VSS PLL_AVS CA12 CA13 CA14

I/O I/O I/O I/O O I/O I/O I/O I/O I O I/O I/O I/O I/O I I I I/O I/O I/O I I I I/O I/O I/O O O I I I I O O O I I I O O O I I I O O O I I I O O O I I I

FUNCTION Power supply +1.5 V Ground Data bus of internal register Clock signal (ABUS) Direction signal (ABUS) Data bus (ABUS) Ground Data bus of internal register MEL wave data input Digital audio output Frame signal (ABUS) Power supply +1.5 V Power supply +3.3 V Data bus of internal register MEL wave data input Power supply +1.5 V Power supply +3.3 V Data bus of internal register MEL wave data input Power supply +1.5 V Power supply +3.3 V Data bus of internal register Master clock (64 Fs) For ADC word clock MEL wave data input Power supply +1.5 V Power supply +3.3 V Address bus of internal register For DAC word clock Master clock (512 Fs) Master clock (256 Fs) Power supply +1.5 V Power supply +3.3 V Address bus of internal register MEL wave data output For DAC word clock Power supply +1.5 V

Ground

Power supply +3.3 V Address bus of internal register MEL wave data output Power supply +1.5 V

Ground

Power supply +3.3 V Address bus of internal register MEL wave data output Power supply +1.5 V

Ground

Analog ground (PLL) Address bus of internal register

CVP-505/CVP-505PE/CVP-505PM

PIN OUTER NO. NO. 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291

NAME

LMD11 P1 LMD4 P2 LMD3 P3 VDDS P4 VSS P11 VSS P12 VSS P13 VSS P14 VSS P15 VSS P16 PLL_AVD P23 CA15 P24 XI P25 XO P26 LMD12 R1 LMD10 R2 LMD5 R3 VDDS R4 VSS R11 VSS R12 VSS R13 VSS R14 VSS R15 VSS R16 VDDC R23 R24 PLL_TSTN RFCLKi R25 RFCLKo R26 LMD2 T1 LMD13 T2 LMD6 T3 VDDS T4 VSS T11 VSS T12 VSS T13 VSS T14 VSS T15 VSS T16 VDDC T23 CSN1 T24 CSN0 T25 PLL_BP T26 LMD9 U1 LMD14 U2 LMD1 U3 VDDS U4 VDDC U23 TRST U24 RDN U25 WRN U26 LMD7 V1 LMD8 V2 LMD15 V3 VDDS V4 VDDC V23 TCK V24 DREQo V25 WAITo V26 LMD0 W1 W2 LMA30 W3 LMA29 W4 VDDS W23 VDDC W24 TMS W25 SLAVE W26 IRQo Y1 LMA28 Y2 LMA27 Y3 LMA26 Y4 VDDS Y23 VDDC Y24 TDI Y25 KONTRGi Y26 ICN AA1 LMA25 AA2 LMA0 AA3 LMA24 AA4 VDDS AA23 VDDC AA24 TDO AA25 EIRQ AA26 KONTRGo AB1 LMA22 AB2 LMA23 AB3 LMA21 AB4 VSS AB23 VSS AB24 TMODE AB25 ESDA AB26 EICN AC1 LMA1 AC2 LMA20 AC3 LMA2 AC4 VSS AC5 VSS AC6 VDDC AC7 VDDC

I/O I/O I/O I/O I I O I/O I/O I/O I I O I/O I/O I/O I I I I/O I/O I/O I I I I/O I/O I/O I O O I/O O O I I O O O O I I I O O O O O O O O O I I/O O O O O -

FUNCTION Wave memory data bus (Lower 16 bit) Power supply +3.3 V

Ground

Analog power supply +1.5 V (PLL) Address bus of internal register Crystal oscillator input Crystal oscillator output Wave memory data bus (Lower 16 bit) Power supply +3.3 V

Ground

Power supply +1.5 V Test pin PLL Clock Wave memory data bus (Lower 16 bit) Power supply +3.3 V

Ground

Power supply +1.5 V Chip select Test pin Wave memory data bus (Lower 16 bit) Power supply +3.3 V Power supply +1.5 V Test pin Read strobe Write strobe Wave memory data bus (Lower 16 bit) Power supply +3.3 V Power supply +1.5 V Test pin DMA request Hardware wait request Wave memory data bus (Lower 16 bit) Wave memory address bus (Lower data memory) Power supply +3.3 V Power supply +1.5 V Test pin Master/Slave select Interrupt request Wave memory address bus (Lower data memory)

Power supply +3.3 V Power supply +1.5 V Test pin Key on data Initial clear Wave memory address bus (Lower data memory)

Power supply +3.3 V Power supply +1.5 V Test pin E bus interrupt request Key on data Wave memory address bus (Lower data memory)

Ground Test pin E bus data E bus initial clear Wave memory address bus (Lower data memory)

Ground Power supply +1.5 V

PIN OUTER NO. NO.

NAME

I/O

292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388

VDDC VDDC VDDC VDDC VDDC VDDC VDDS VDDS VDDS VDDS VDDS VDDS VDDS VDDS VSS VSS TEST1 SYI ESCL LMA19 LMA3 VSS LMA17 LMA6 LMA8 LMA13 LMA11 HMD11 HMD12 HMD2 HMD9 HMD7 HMA29 HMA26 HMA24 HMA21 HMA2 HMA18 HMA5 HMA7 HMA14 HMA10 VSS VSS SYO VSS VSS LMA18 LMA5 LMA7 LMA14 LMA10 MWEN HMD4 HMD10 HMD13 HMD14 HMD8 HMA30 HMA27 HMA0 HMA23 HMA20 HMA3 HMA17 HMA6 HMA8 HMA13 HMA11 VSS VSS VSS VSS LMA4 LMA16 LMA15 LMA9 LMA12 MOEN HMD3 HMD5 HMD6 HMD1 HMD15 HMD0 HMA28 HMA25 HMA22 HMA1 HMA19 HMA4 HMA16 HMA15 HMA9 HMA12 VSS VSS

I I I/O O O O O O O O I/O I/O I/O I/O I/O O O O O O O O O O O O O O O O O O I/O I/O I/O I/O I/O O O O O O O O O O O O O O O O O O I/O I/O I/O I/O I/O I/O O O O O O O O O O O -

AC8 AC9 AC10 AC11 AC12 AC13 AC14 AC15 AC16 AC17 AC18 AC19 AC20 AC21 AC22 AC23 AC24 AC25 AC26 AD1 AD2 AD3 AD4 AD5 AD6 AD7 AD8 AD9 AD10 AD11 AD12 AD13 AD14 AD15 AD16 AD17 AD18 AD19 AD20 AD21 AD22 AD23 AD24 AD25 AD26 AE1 AE2 AE3 AE4 AE5 AE6 AE7 AE8 AE9 AE10 AE11 AE12 AE13 AE14 AE15 AE16 AE17 AE18 AE19 AE20 AE21 AE22 AE23 AE24 AE25 AE26 AF1 AF2 AF3 AF4 AF5 AF6 AF7 AF8 AF9 AF10 AF11 AF12 AF13 AF14 AF15 AF16 AF17 AF18 AF19 AF20 AF21 AF22 AF23 AF24 AF25 AF26

FUNCTION

Power supply +1.5 V

Power supply +3.3 V

Ground Test pin Synchronous clock E bus clock Wave memory address bus (Lower data memory) Ground Wave memory address bus (Lower data memory)

Wave memory data bus (Upper data memory)

Wave memory address bus (Upper data memory)

Ground Synchronous clock Ground

Wave memory address bus (Lower data memory)

Wave memory write enable Wave memory data bus (Upper data memory)

Wave memory address bus (Upper data memory)

Ground

Wave memory address bus (Lower data memory)

Wave memory output enable

Wave memory data bus (Upper data memory)

Wave memory address bus (Upper data memory)

Ground

47

CVP-505/CVP-505PE/CVP-505PM

TUSB2046BVFR (X4704A0R) 4-PORT USB HUB PIN NO.

NAME

I/O

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16

DP0 DM0 VCC RESET EECLK EEDATA/GANGED GND BUSPWR PWRON1 OVRCUR1 DM1 DP1 PWRON2 OVRCUR2 DM2 DP2

I/O I/O I O I/O I O I I/O I/O O I I/O I/O

FUNCTION

Differential data plus Differential data minus Power supply Reset EEPROM serial clock EEPROM serial data / Power management mode indicator Ground Power source indicator Power-on/-off control signal Over-current input Differential data minus Differential data plus Power-on/-off control signal Over-current input Differential data minus Differential data plus

DMH: IC30

PIN NO.

NAME

I/O

17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32

PWRON3 OVRCUR3 DM3 DP3 PWRON4 OVRCUR4 DM4 DP4 VCC EXTMEM TSTPLL GND XTAL2 XTAL1 TSTMODE SUSPND

O I I/O I/O O I I/O I/O I I/O O I I O

μPD780031AYGK-N06 (X259920R) E-TKS PIN NO. 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32

48

NAME

I/O

P50/A8 P51/A9 P52/A10 P53/A11 P54/A12 P55/A13 P56/A14 P57/A15 Vss0 VDD0 P30 P31 P32/SDA0 P33/SCL0 P34 P35 P36 P20/SI30 P21/SO30 P22/SCK30 P23RxD0 P24/TxD0 P25/ASCK0 VDD1 AVss P17/ANI7 P16/ANI6 P15/ANI5 P14/ANI4 P13/ANI3 P12/ANI2 P11/ANI1

I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I I I I I I I

FUNCTION

Port 5 / Higher address bus

Ground Power supply Port 3 Port 3 / Serial data input/output Port 3 / Serial clock input/output Port 3 Port 2 / Serial data input Port 2 / Serial data output Port 2 / Serial clock input/output Port 2 / Serial data input Port 2 / Serial data output Port 2 / Serial clock input/output Power supply Ground

Port 1 / A/D converter analog input

FUNCTION

Power-on/-off control signal Over-current input Differential data minus Differential data plus Power-on/-off control signal Over-current input Differential data minus Differential data plus Power supply EEPROM read enable Test pin Ground Crystal oscillator Test pin Suspend status

GH3 EBUS H/GH3 EBUS L/GH3 EBUS M: IC001 PIN NO. 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64

NAME

I/O

P10/ANI0 I I AVREF AVDD RESET I XT2 XT1 I IC X2 I X1 Vss1 P00/INTP0 I/O P01/INTP1 I/O P02/INTP2 I/O P03/INTP3/ADTRG I/O P70/TI00/TO0 I/O P71/TI01 I/O P72/TI50/TO50 I/O P73/TI51/TO51 I/O P74/PCL I/O P75/BUZ I/O P64/RD I/O P65/WR I/O P66/WAIT I/O P67/ASTB I/O P40/AD0 I/O P41/AD1 I/O P42/AD2 I/O P43/AD3 I/O P44/AD4 I/O P45/AD5 I/O P46/AD6 I/O A47/AD7 I/O

FUNCTION Port 1 / A/D converter analog input A/D converter reference voltage input Analog power supply System reset input Subsystem clock oscillation Internally connected Main system clock oscillation Ground Port 0 / External interrupt request input Port 0 / External interrupt request input / Trigger signai input Port 7 / External count clock input / 16-bit timer/event counter 0 output

Port 7 / Capture trigger input Port 7 / External count clock input / 8-bit timer/event counter 50 output Port 7 / External count clock input / 8-bit timer/event counter 51 output

Port 7 / Clock output Port 7 / Buzzer output Port 6 / Strobe signal output for reading Port 6 / Strobe signal output for writing Port 6 / Wait insertion Port 6 / Strobe output

Port 4 / Lower address/data bus

CVP-505/CVP-505PE/CVP-505PM

YGV628B-VZ (X6356B00) RGB CONTROLLER AVDP7 PIN NO.

NAME

I/O

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88

A23 A22 A21 A20 VDD A19 VSS A18 A17 A16 A15 A14 A13 A12 A11 A10 A9 A8 VDD VSS A7 A6 A5 A4 A3 A2 A1 WRH_N WRL_N RD_N RESET_N VSS CS_N VDD DREQ_N INT_N READY_N WAIT_N D15 D14 D13 D12 VSS D11 D10 VDD D9 D8 D7 D6 D5 D4 VSS D3 D2 D1 D0 VDD SDQ0 SDQ15 VSS SDQ1 SDQ14 SDQ2 SDQ13 SDQ3 VSS SDQ12 VDD SDQ4 SDQ11 SDQ5 SDQ10 VSS SDQ6 SDQ9 SDQ7 SDQ8 VDD LDQM VSS WE_N UDQM CAS_N SDCKOUT RAS_N VSS SCS_N

I I I I I I I I I I I I I I I I I I I I I I I I I I I I O O O O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O O O O O O O O

FUNCTION

CPU address bus Digital power supply +3.3 V CPU address bus Digital ground

CPU address bus

Digital power supply +3.3 V Digital ground

CPU address bus

Write strobe input Read pulse input Reset input Digital ground Chip select Digital power supply +3.3 V Direct memory access Interrupt CPU bus ready CPU bus wait CPU data bus Digital ground CPU data bus Digital power supply +3.3 V

CPU data bus

Digital ground CPU data bus Digital power supply +3.3 V Video memory data bus Digital ground Video memory data bus Digital ground Video memory data bus Digital power supply +3.3 V Video memory data bus Digital ground Video memory data bus Digital power supply +3.3 V Video memory data mask output Digital ground Video memory write enable Video memory data mask output Video memory column address strobe output Video memory clock output Video memory low address strobe output Digital ground Video memory chip enable

DMH: IC603

PIN NO.

NAME

I/O

89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176

SA13 VDD SA11 SA12 SA9 SA10 SA8 SA0 VSS SA1 SA6 SA7 VDD SA2 SA5 SA3 SA4 VSS GCK2OUT VDD DRO0 DRO1 DRO2 DRO3 DRO4 DRO5 DGO0 DGO1 VSS DGO2 DGO3 VDD DGO4 DGO5 DBO0 DBO1 DBO2 DBO3 VSS DBO4 DBO5 YS_N BLANK_N VDD DACVSS R G B IREF DACVDD TEST2_N TEST1_N TEST0_N CSYNC_N VSYNC_N GCK1OUT VDD GCK2IN DRI0 VSS DRI1 DRI2 DRI3 DRI4 DRI5 DGI0 DGI1 DGI2 DGI3 VDD DGI4 VSS DGI5 DBI0 DBI1 DBI2 DBI3 DBI4 DBI5 HSIN_N VSIN_N VDD VSS GCK1IN SYCKIN PLLVDD PLLVSS FILTER

O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O I I I O O O I I I I I I I I I I I I I I I I I I I I I I I -

FUNCTION Video memory address bus Digital power supply +3.3 V

Video memory address bus

Digital ground Video memory address bus Digital power supply +3.3 V Video memory address bus Digital ground Dot clock output 2 Digital power supply +3.3 V

Digital R signal output

Digital G signal output Digital ground Digital G signal output Digital power supply +3.3 V Digital G signal output Digital B signal output Digital ground Digital B signal output YS signal output Non-display interval output Digital power supply +3.3 V DAC analog ground Analog R signal output Analog G signal output Analog B signal output DAC reference electric-current input DAC analog power supply +3.3 V Test pin Horizontal synchronized signal / Compound synchronized signal output Vertical synchronized signal output Dot clock output 1 Digital power supply +3.3 V Dot clock input 2 Digital R signal input Digital ground Digital R signal input

Digital G signal input Digital power supply +3.3 V Digital G signal input Digital ground Digital G signal input

Digital B signal input

Horizontal synchronized signal input Vertical synchronized signal input Digital power supply +3.3 V Digital ground Dot clock input 1 System clock input PLL analog power supply +3.3 V PLL analog ground Filter connect pin for PLL

49

CVP-505/CVP-505PE/CVP-505PM

MPD6S004S (X4404A01) DC-DC CONVERTER PIN NO. 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16

NAME

I/O

VIN VIN VIN GND GND GND GND VOUT33 VOUT33 VOUT33 VOUT33 VOUT33 No. pin GND GND GND

I I I O O O O O -

FUNCTION Input voltage

Ground

Output voltage +3.3V

Ground

MA80S: IC007

PIN NO.

NAME

I/O

17 18 19 20 21 22 23 24 25 26 27 28 29 30 31

GND GND GND VOUT5 VOUT5 VOUT5 VOUT5 VOUT5 GND GND GND GND VIN VIN VIN

O O O O O I I I

FUNCTION Ground

Output voltage +5V

Ground

Input voltage

IC BLOCK DIAGRAM(IC ブロック図)

TC74VHC21FT (X5542A00) Dual 4 Input AND

TC74ACT74FT (X6536A0R) Dual D-Type Flip-Flop

DMH: IC1, IC7

DMH: IC11

DMH: IC604

1

1Y

2

2A 2Y 3A

3 4 5

14 13 12 11 10

3Y

6

9

GND

7

8

VDD

1

4A 4Y

1

14

Vcc

1D

2

13

2D

1CK

3

CK

D

12

2D

NC

3

12

2C

1PR

4

PR

CK

11

2CK

1C

4

11

NC

1Q

5

Q

PR

10

2PR

2B

1Q

6

Q

Q

9

2Q

GND

7

Q

8

2Q

1D

5

10

1Y

6

9

2A

GND

7

8

2Y

PR L H L H H H

50

2CLR

1A

6Y

5Y

VCC

13

1B 6A

5A

14

2

CLR

1A

1CLR

CLR

SN74LV14APWR (X6688A0R) Hex Inverter

D

INPUTS CLR CLK H L L H H H

X X X f f L

D

OUTPUTS Q Q

X X X H L X

H L H H L QO

L H H L H QO

CVP-505/CVP-505PE/CVP-505PM

SN74LV126APWR (X3865A0R) Bus Buffer

TC74VHC139FT (XV893A0R) Dual 2 to 4 Demultiplexer

SN74LV175APWR (X5535A00) Quad D-Type Flip-Flop

DMH: IC31

DMH: IC19

DMH: IC305

1G

1

14

1A

2

13

2Y

3

12

2G 2A

4 5

Vcc 4G 4A

11

4Y

10

2Y

6

9

GND

7

8

3G 3A 3Y

1G

1

1A

2

A

1B

3

B

1Y0

4

1Y1

5

1Y2

6

1Y3

7

GND

8

CL

1

2G

1Q

2

14

2A

1Q

3

B

13

2B

1D

Y0

12

2Y0

Y1

11

Y2 Y3

10 9

Vcc

16 G

G

15

A

Y0 Y1 Y2 Y3

16

VDD

15

4Q

14

4Q

4

13

4D

2D

5

12

3D

2Y1

2Q

6

11

3Q

2Y2

2Q

7

10

3Q

2Y3

Vss

8

9

CK

TC74VHC273FT (X7942B00) SN74LV245APWR (X3693A0R) (X3693A0R) Octal D-Type Flip-Flop Octal 3-State Bus Transceiver

D1R

1

20

VCC

CLEAR

1

A1

2

19

G

1Q

2

Q

A2

3

18

B1

1D

3

A3

4

17

B2

2D

4

A4

5

16

B3

2Q

A5

6

15

B4

20

VCC

19

8Q

CL D CK

CL CK D

18

8D

CK D CL Q

17

7D

IN B

1

5

D CK CL Q

16

7Q

IN A

2

3Q

6

Q

6Q

GND

3

7

CL D CK

Q CL CK D

15

3D

14

6D

CK D CL Q

13

5D

12

5Q

11

CLOCK

7

14

B5

A7

8

13

B6

4D

8

D CK CL

B7

4Q

9

Q

GND

10

GND

9 10

12 11

B8

TC7SH32FU (XW633A0R)

D Q CK CL Q

TC7SH08FU (XR680A00) 2 Input AND Gate

Q

A6

A8

Q D CK Q CL

CL Q CK D Q

DMH: IC10, IC28, IC307

DMH: IC14

DMH: IC15-18, IC20-23

Q CL CK Q D

5

Vcc

4

OUT Y

DMH: IC9, IC702

TC7WH08FK (X8382A00) Dual 2 Input AND Gate

TC7WZ32FK (X8531A00) Dual 2 Input OR Gate

TC7SET32FU (XW814A0R)

DMH: IC12

DMH: IC401

DMH: IC8

2-Input OR Gate

IN B

1

IN A

2

GND

3

5

4

Vcc

1A

1

8

Vcc

1A

1

8

Vcc

1B

2

7

1Y

1B

2

7

1Y

2Y

3

6

2B

2Y

3

6

2B

GND

4

5

2A

GND

4

5

2A

OUT Y

51

CVP-505/CVP-505PE/CVP-505PM

TC7WHU04FU (X4063A00) Triple Inverter

TC7WH14FU (XY806A0R) Triple lnverter

TC7WT126FU (X7703A00) Dual Bus Buffer

DMH: IC600-602

DMH: IC304

DMH: IC605 DM: IC604

1A

1

8

Vcc

3Y

2

7

1Y

2A

3

6

3A

GND

4

5

2Y

1A

1

8

Vcc

G1

1

8

Vcc

3Y

2

7

1Y

A1

2

7

G2

3A

Y2

3

6

Y1

GND

4

5

A2

2A GND

3

6

4

5

2Y

BA4560RF-E2 (X6897A00) Dual Operational Amplifier

NE5532DR (X5482A00) Dual Operational Amplifier

LA6517M-TRM-E (XT131A0R) Dual Power Operational Amplifier

AJACK: IC1, IC2 MIC: IC1

DMH: IC407, 408, 410, 411

AJACK: IC3

Output A

1

Inverting Input A Non-Inverting Input A

+V

2

-

3

-DC Voltage Supply

4

7

+ +

-V

8

-

6 5

+DC Voltage Supply

Output A Inverting Input A Non-Inverting Input A

Output B Inverting Input B Non-Inverting Input B

Ground

1

+V

2

-

3

+

-

Inverting Input B Non-Inverting Input B

6 5

4

1

16

NC

NC

2

15

NC

OUT 1

3

14

INPUT -1

VCC

4

13

INPUT +1

OUT 2

5

12

INPUT +2

VEE

6

11

INPUT -2

NC

7

10

NC

NC

8

9

NC

Output B

7

+

NC

+DC Voltage Supply

8

Amp1

Thermal Shut Doun and Current Limiter

Amp2

DATA

PCA9564PW (X6155A0R) Parallel bus to I2C-bus controller

D7

D6

D5

D4

D3

D2

D1

D0

8

7

6

5

4

3

2

1

SD2

SD1

SD0

PCA9564 SDA

19

BUS BUFFER

FILTER

DMH: IC27

SD7

SDA CONTROL

SD6

SD5

SD4

SD3

A1

A0

0

1

0

0

1

0

0

0

1

1

I2CDAT – DATA REGISTER – READ/WRITE

D0

1

TE

20 VDD

TO6

AA ENSIO STA STO SI

D1

2

19 SDA

D2

3

18 SCL

SCL

18

4

17 RESET

D4

5

16 INT

D5

6

15 A1

TO4

TO3

TO2

TO1

TO0

FILTER BIT7

BIT6

BIT5

BIT4

BIT3

BIT2

BIT1

BIT0

I2CADR – OWN ADDRESS – READ/WRITE

SCL CONTROL

D3

TO5

I2CTO – TIMEOUT REGISTER – WRITE ONLY

ST7

ST6

ST5

ST4

ST3

ST2

ST1

ST0

I2CST – SATATUS REGISTER – READ ONLY ENSIO STA STO SI

D6

7

14 A0

AA

ENSIO

STA

STO

SI

CR2

CR1

CR0

I2CCON – CONTROL REGISTER – READ/WRITE

D7

8

13 CE

DNU

9

12 RD

VSS 10

11 WR

CLOCK SELECTOR

CONTROL BLOCK

CR0 CR1 CR2

POWER–ON RESET

INTERRUPT CONTROL

OSCILLATOR

9

DNV: Do not use

13

11

12

16

17

15

14

20

CE

WR

RD

INT

RESET

A1

A0

V DD

10 Vss: Ground CONTROL SIGNALS

52

CVP-505/CVP-505PE/CVP-505PM

AK4382AVT (X0661A00) Digital to Analog Converter DMH: IC402 MCLK 1

CSN

6

CCLK

7

CDTI

De-emphasis Control

Clock Divider

8

LRCK

4

BICK

2

SDTI

μP Interface

Audio Data Interface

3

8X Interpolator

∆∑ Modulator

8X Interpolator

∆∑ Modulator

14

VDD

13

VSS

16

DZFL

15

DZFR

12

AOUTL+

11

AOUTL-

MCLK

1

16

DZFL

BICK

2

15

DZFR

SDTI

3

14

VDD

LRCK

4

13

Vss

PDN

5

12

AOUTL+

CSN

6

11

AOUTL-

10

AOUTR+ CCLK

7

10

AOUTR+

9

AOUTR-

8

9

AOUTR-

SCF

SCF

CDTI

5

Pin No. 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16

Pin Name MCLK BICK SDTI LRCK PDN CSN CCLK CDTI AOUTRAOUTR+ AOUTLAOUTL+ VSS VDD DZFR DZFL

I/O I I I I I I I I O O O O

O O

Function Master clock input Audio serial data clock Audio serial data input L/R clock Power down mode Chip select Control data input Control data input Rch negative analog output Rch positive analog output Lch negative analog output Lch positive analog output Ground Power supply +5V Rch data zero input detect Lch data zero input detect

Note: All input pins should not be left floating.

PDN

BD6517F-E2 (X7951A00) High Side Switch DMH: IC33

CTALA

1

8

OUTA

FLAGA

2

7

VDD

FLAGB

3

6

GND

CTALB

4

5

OUTB

CTALA 1

Control Logic

Over Current Detector

Charge Pump

8 OUTA

7 VDD

FLAGA 2

Pin No. Pin Name

Thermal Shutdown

Pin Function

1 4

CTRLA CTRLB

Control input

2 3

FLAGA FLAGB

Error flag output

5 8

OUTB OUTA

Switch output

6

GND

Ground

7

VDD

Switch input

Oscillator

6 GND

FLAGB 3

CTALB 4

Control Logic

Over Current Detector

Charge Pump

5 OUTB

MC34063EBD-TR (X7371A00) DC-DC Converter Control Circuit EIF: IC4

8

DRC

2

7

Ipk

3

6

Vcc

4

5

Cll

SWC

1

SWE TC GND

Drive Collector 8 S

Q

1 Switch Collector

Q2 Q1

R

2 Switch Emitter

Ipk Sense 7

Ipk Oscillator

Vcc 6

3 Timing Capacitor

Comparator

+ -

1.25V Reference Regulator

4 GND

Comparator Inverting 5 Input SC11701

53

CVP-505/CVP-505PE/CVP-505PM

■ CIRCUIT BOARDS(シート基板図) AJACK Circuit Board (YA471C0) ........................ 55 DJACK Circuit Board (X9303B0) ........................ 62 DMH Circuit Board (YA175E0) ....................... 56/57 EIF Circuit Board (YA401C0) .......................... 58/59 ENC Circuit Board (X7938E0) ............................. 55 FU80 Circuit Board (X9603B0) ............................ 61 GH3 EBUS H Circuit Board (X2179D0).......... 74/75 GH3 EBUS L Circuit Board (X2177D0) .......... 70/71 GH3 EBUS M Circuit Board (X2178E0) ......... 72/73 HP Circuit Board (XQ795A0) ............................... 68 LVDS Circuit Board (YA432B0) ........................... 68 MA80S Circuit Board (X4384E0) .................... 66/67 Note: 注:



MIC Circuit Board (X8764A0) .............................. 54 MV1 Circuit Board (X7930D0) ............................. 60 NET1 Circuit Board (XT123B0) ........................... 68 PEDAL Circuit Board (X9561D0) ........................ 69 PJK Circuit Board (X5143A0) .............................. 62 PL Circuit Board (XR898A0) ............................... 68 PNC Circuit Board (X7938E0) ........................ 58/60 PNL1 Circuit Board (X7930D0) ........................... 63 PNL2 Circuit Board (X7930D0) ........................... 65 PNR1 Circuit Board (X7933C0) ........................... 64 PNR2 Circuit Board (X7933C0) ........................... 65 USB Circuit Board (X7930D0) ............................. 60

See parts list for details of circuit board component parts. シートの部品詳細はパーツリストをご参照ください。

MIC Circuit Board to DMH-CN403

INPUT VOLUME

MIC/ LINE IN

LINE-MIC SELECT

Component side(部品側)

Pattern side(パターン側)

54

2NA-WK21890

CVP-505/CVP-505PE/CVP-505PM



AJACK Circuit Board to DMH-CN402

to MV1-CN201 to HP-CN1 to MA80S-CN8 to DMH-CN800

LAN L/L+R

R

L/L+R

AUX IN

AUX OUT

R Component side(部品側)

Pattern side(パターン側)



ENC Circuit Board DATA ENTRY

to PNC-CN2 Component side(部品側)

AJACK: 2NA-WQ83780 ENC: 2NA-WH44360

3

Pattern side(パターン側)

55

CVP-505/CVP-505PE/CVP-505PM



DMH Circuit Board Scale: 80/100 This number is the Ethernet MAC Address written on the DMH circuit board. If the DMH circuit board is replaced, the MAC address will be changed. The MAC address is required to execute the test program through Ethernet. (Attached in the dotted frame.)

to DJACK-CN4

to PJK-CN1

not installed

not installed to DJACK-CN3 not installed not installed

not installed to MA80S-CN3 to MA80S-CN4

to AJACK-CN1

to MIC-CN300

not installed to GH3 EBUS M-CN2 to EIF-CN2

to MA80S-CN6

(この番号は、 DMH シートに書き込まれている Ether Net の MAC アドレスです。 DMH シートを交換すると MAC アドレスが変わります。 Ether Net 経由でテストプログラムを実行する時にこの MAC アドレスが必要です。 (点線内に貼付されています。))

to AJACK-CN5

to LVDS-CN1

to DJACK-CN2 to USB-CN401 to DJACK-CN1

DIP switch J model

U, E, B, K, O, Y models

SW5: ON

OFF

SW5: OFF

ON SW5

OFF

ON SW5

Component side(部品側)

56

2NA-WQ26320

CVP-505/CVP-505PE/CVP-505PM



DMH Circuit Board Scale: 80/100

Pattern side(パターン側)

2NA-WQ26320

57

CVP-505/CVP-505PE/CVP-505PM



EIF Circuit Board not installed not installed to PNC-CN1 to PNR1-CN1



PNC Circuit Board to EIF-CN10 not installed

not installed not installed

not installed

to LCD Back Light

to MA80S-CN10

not installed

to DMH-CN13 to PNL1-CN2

Component side(部品側)

A

A'

58

EIF: 2NA-WQ82430 PNC: 2NA-WH44360

2 3

CVP-505/CVP-505PE/CVP-505PM



EIF Circuit Board

Pattern side(パターン側)

to ENC-CN201

A

A' EIF: 2NA-WQ82430 PNC: 2NA-WH44360

Component side(部品側) 2 3

59

CVP-505/CVP-505PE/CVP-505PM

to AJACK-CN2



MV1 Circuit Board

to PNL2-CN101



PNC Circuit Board

MASTER VOLUME Component side(部品側)



USB Circuit Board to DMH-CN11

TO DEVICE

USB

Component side(部品側)

B

B'

60

MV1, USB: 2NA-WH43660 PNC: 2NA-WH44360

6 3

CVP-505/CVP-505PE/CVP-505PM



FU80 Circuit Board to Power Transformer (Primary)

VOLTAGE SELECTOR

to Power Switch

AC INLET

Y model

J U E, B, K, O Y

Component side(部品側)

B

B' Pattern side(パターン側)

FU80: 2NA-WN30450 PNC: 2NA-WH44360

1 3

61

CVP-505/CVP-505PE/CVP-505PM



DJACK Circuit Board to DMH-CN601 to DMH-CN12 to DMH-CN8

TO DEVICE

TO HOST

to DMH-CN9

IN

VIDEO OUT

OUT MIDI

THRU AUX PEDAL

USB Component side(部品側)

Pattern side(パターン側)

PJK Circuit Board

to DMH-CN14



to PEDAL-CN1 Component side(部品側)

62

Pattern side(パターン側)

DJACK: 2NA-WM30310 PJK: 2NA-WC56110

1 3

CVP-505/CVP-505PE/CVP-505PM



PNL1 Circuit Board

C

to PNL2-CN102

to EIF-CN5

POP & ROCK

DANCE

BALLAD

ACMP AUTO FILL IN ON/OFF

INTRO Ι

INTRO ΙΙ

SWING & JAZZ

MAIN VARIATION A

INTRO ΙΙΙ

R&B

MAIN VARIATION B

COUNTRY

MAIN VARIATION C

BR

MAIN VARIATION D

C'

C

LATIN

WORLD

BALLROOM

PIANIST

ENTERTAINMENT

BREAK

ENDING/rit.Ι

ENDING/rit.ΙΙΙ

SYNC STOP SYNC START

START/STOP MUSIC FINDER

ENDING/rit.ΙΙ

C' 2NA-WH43660

Component side(部品側)

6

63

CVP-505/CVP-505PE/CVP-505PM



PNR1 Circuit Board D to EIF-CN12

EXTRA TRACKS

TRACK2(L)

PLAY/PAUSE SONG SELECT

REC

FF

REW

STOP

MEMORY 1

REGIST BANK – PIANO RESET

2

3

REGIST BANK +

D'

D to PNR2-CN101

2(L)

TRACK1(R)

LYRICS/TEXT GUIDE

SCORE

4

5

REGISTRATION MEMORY

6

7

REPEAT PIANO

E.PIANO

TRUMPET

BRASS

8 1

2 ONE TOUCH SETTING

D' Component side(部品側)

64

2NA-WH43690

8

CVP-505/CVP-505PE/CVP-505PM



PNL2 Circuit Board to MV1-CN202

DEMO

MIC SIGNAL

MIC OVER

to PNL1-CN1

METRONOME ON/OFF

TRANSPOSE –

TAP TEMPO

TEMPO –

TRANSPOSE +

TEMPO +

Component side(部品側)



PNR2 Circuit Board to PNR1-CN2

GUITAR & BASS

SAXOPHONE FLUTE & WOODWIND

STRINGS CHOIR & PAD

ACCORDION

ORGAN ORGAN FLUTES

SYNTH&FX PERC.& DRUM KIT

3

4

OTS LINK

VOICE EFFECT

ONE TOUCH SETTING

Component side(部品側)

PNL2: 2NA-WH43660 PNR2: 2NA-WH43690

6 8

65

to AJACK-CN3

to DMH-CN401

66 NOTE : The symbol (

to DMH-CN1

to EIF-CN1

not installed ) shows Slow operating fuse.

FUSIBLE DE RECHANGE DE MÉME TYPE DE 5A 125V.

AT T E N T I O N : U T I L I S E R U N

to Power Transformer (Secondary)

SAME TYPE 5A 125V FUSE.



CAUTION: REPLACE WITH

N.C

CVP-505/CVP-505PE/CVP-505PM

MA80S Circuit Board to DMH-CN2

to NET1-CN001

Component side(部品側)

2NA-WB55420

2

CVP-505/CVP-505PE/CVP-505PM



MA80S Circuit Board

Pattern side(パターン側)

2NA-WB55420

2

67

CVP-505/CVP-505PE/CVP-505PM



LVDS Circuit Board

to Crystal Display

to DMH-CN10

Component side(部品側)



NET1 Circuit Board

1

CN001

4

XT123 J

5

1

J

CN003

B

to MA80S-CN5

C0004

1

CN002 C0001

8

C0003

C0002

to Woofers

to Monitor Speakers Pattern side(パターン側)



Component side(部品側)

HP Circuit Board to AJACK-CN4

to Keybed



PL Circuit Board

POWER indicator Component side(部品側) PHONES

68

Component side(部品側)

LVDS: 2NA-WQ74410 NET1: 2NA-VY64290 HP: 2NA-VY66380 PL: 2NA-VN63740

1 1

CVP-505/CVP-505PE/CVP-505PM



PEDAL Circuit Board

SOFT

not installed

to PJK-JK1

not installed

SOSTENUTO

DAMPER

Component side(部品側)

PEDAL: 2NA-WQ65870

1

Pattern side(パターン側)

69

E

E'

to GH3 EBUS M-CN1

not installed

not installed

E'

GH3 EBUS L Circuit Board

E



Component side(部品側)

CVP-505/CVP-505PE/CVP-505PM

70

2NAK8-V890460

1

CVP-505/CVP-505PE/CVP-505PM

1

Pattern side(パターン側)

F'

F 2NAK8-V890460

F'

GH3 EBUS L Circuit Board

F



71

to GH3 EBUS H-CN2

not installed

to DMH-CN6

72

2NAK8-V890470

G'

G

Component side(部品側)

to GH3 EBUS L-CN2



G'

G

CVP-505/CVP-505PE/CVP-505PM

GH3 EBUS M Circuit Board

1

CVP-505/CVP-505PE/CVP-505PM

H 2NAK8-V890470

1

H'

H'

Pattern side(パターン側)

GH3 EBUS M Circuit Board

H



73

not installed

74

GH3 EBUS H Circuit Board

to GH3 EBUS M-CN4 Component side (部品側)

I'



I'

I

not installed

I

CVP-505/CVP-505PE/CVP-505PM

2NAK8-V890480

2

CVP-505/CVP-505PE/CVP-505PM

2

Pattern side(パターン側)

J'

J 2NAK8-V890480

J'

GH3 EBUS H Circuit Board

J



75

CVP-505/CVP-505PE/CVP-505PM

■ TEST PROGRAM * If you execute Test No. 67 Factory Set, setting data and user data will be lost. Be sure to save these data for backup in advance. (But the MAC address will remain.)

1 Measurement conditions 1-1: Measuring instruments · Level meter (with a JIS-C filter) · Frequency counter Note: Connect a stereo plug to the [PHONES] jack (L/Rch: 33ohms).

1-2: Jigs Microphone, Foot pedal, MIDI cable, USB cable (A type-B type), USB flash memory, Router (BBR-4MG), etc.

2

How to enter the Test Program Press the power switch on the keyboard while pressing and holding the [C#2], [F2], and [G#2] (C#2 major code).

[POWER] switch

[TAB

[DEMO] button

[TEMPO] button

[START/STOP] button

/

] button

[DATA ENTRY] dial

2-1: How to proceed the test 1) When the test program is activated, the sign "TEST" is indicated on the LCD display. 2) Select a test item using the [TEMPO –]/[TEMPO +] buttons or [DATA ENTRY] dial. 3) Press the [START/STOP] button to execute testing. ●



If the result is successful. In the acceptable selection screen, an asterisk (*) will be displayed at the head, so that you can see later if it has already been checked. If the result is successful, you can return to the test item selection screen with [START/STOP] button, [DEMO] button or the Lowest Note. If the result is unacceptable. If the result is unacceptable, you can return to the test item selection screen with [DEMO] button or the Lowest Note. If the [TEMPO –] button is pressed or [DATA ENTRY] dial is turned counterclockwise when selection screen for item "001:Version" is selected, the item selection screen for the last test, "068:Test Exit" will be selected.

76

CVP-505/CVP-505PE/CVP-505PM

3

Test program list

Test No. LCD display 1 001 : Version

2

3

4

5

6

7

10

11

Test descriptions, judging conditions, etc. Displays model name, designated country information and each ROM version (*.**). The menu contains two pages and the pages can be switched with the [TAB >] and [TAB ] button and [TAB ] and [TAB ] button and [TAB
View more...

Comments

Copyright ©2017 KUPDF Inc.
SUPPORT KUPDF